]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/vmwgfx/vmwgfx_drv.c
vmwgfx: add dumb ioctl support
[karo-tx-linux.git] / drivers / gpu / drm / vmwgfx / vmwgfx_drv.c
1 /**************************************************************************
2  *
3  * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4  * All Rights Reserved.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the
8  * "Software"), to deal in the Software without restriction, including
9  * without limitation the rights to use, copy, modify, merge, publish,
10  * distribute, sub license, and/or sell copies of the Software, and to
11  * permit persons to whom the Software is furnished to do so, subject to
12  * the following conditions:
13  *
14  * The above copyright notice and this permission notice (including the
15  * next paragraph) shall be included in all copies or substantial portions
16  * of the Software.
17  *
18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24  * USE OR OTHER DEALINGS IN THE SOFTWARE.
25  *
26  **************************************************************************/
27 #include <linux/module.h>
28
29 #include "drmP.h"
30 #include "vmwgfx_drv.h"
31 #include "ttm/ttm_placement.h"
32 #include "ttm/ttm_bo_driver.h"
33 #include "ttm/ttm_object.h"
34 #include "ttm/ttm_module.h"
35
36 #define VMWGFX_DRIVER_NAME "vmwgfx"
37 #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
38 #define VMWGFX_CHIP_SVGAII 0
39 #define VMW_FB_RESERVATION 0
40
41 #define VMW_MIN_INITIAL_WIDTH 800
42 #define VMW_MIN_INITIAL_HEIGHT 600
43
44
45 /**
46  * Fully encoded drm commands. Might move to vmw_drm.h
47  */
48
49 #define DRM_IOCTL_VMW_GET_PARAM                                 \
50         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM,          \
51                  struct drm_vmw_getparam_arg)
52 #define DRM_IOCTL_VMW_ALLOC_DMABUF                              \
53         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF,       \
54                 union drm_vmw_alloc_dmabuf_arg)
55 #define DRM_IOCTL_VMW_UNREF_DMABUF                              \
56         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF,        \
57                 struct drm_vmw_unref_dmabuf_arg)
58 #define DRM_IOCTL_VMW_CURSOR_BYPASS                             \
59         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS,       \
60                  struct drm_vmw_cursor_bypass_arg)
61
62 #define DRM_IOCTL_VMW_CONTROL_STREAM                            \
63         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM,      \
64                  struct drm_vmw_control_stream_arg)
65 #define DRM_IOCTL_VMW_CLAIM_STREAM                              \
66         DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM,        \
67                  struct drm_vmw_stream_arg)
68 #define DRM_IOCTL_VMW_UNREF_STREAM                              \
69         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM,        \
70                  struct drm_vmw_stream_arg)
71
72 #define DRM_IOCTL_VMW_CREATE_CONTEXT                            \
73         DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT,      \
74                 struct drm_vmw_context_arg)
75 #define DRM_IOCTL_VMW_UNREF_CONTEXT                             \
76         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT,       \
77                 struct drm_vmw_context_arg)
78 #define DRM_IOCTL_VMW_CREATE_SURFACE                            \
79         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE,     \
80                  union drm_vmw_surface_create_arg)
81 #define DRM_IOCTL_VMW_UNREF_SURFACE                             \
82         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE,       \
83                  struct drm_vmw_surface_arg)
84 #define DRM_IOCTL_VMW_REF_SURFACE                               \
85         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE,        \
86                  union drm_vmw_surface_reference_arg)
87 #define DRM_IOCTL_VMW_EXECBUF                                   \
88         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF,             \
89                 struct drm_vmw_execbuf_arg)
90 #define DRM_IOCTL_VMW_GET_3D_CAP                                \
91         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP,          \
92                  struct drm_vmw_get_3d_cap_arg)
93 #define DRM_IOCTL_VMW_FENCE_WAIT                                \
94         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT,         \
95                  struct drm_vmw_fence_wait_arg)
96 #define DRM_IOCTL_VMW_FENCE_SIGNALED                            \
97         DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED,     \
98                  struct drm_vmw_fence_signaled_arg)
99 #define DRM_IOCTL_VMW_FENCE_UNREF                               \
100         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF,         \
101                  struct drm_vmw_fence_arg)
102 #define DRM_IOCTL_VMW_FENCE_EVENT                               \
103         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT,         \
104                  struct drm_vmw_fence_event_arg)
105 #define DRM_IOCTL_VMW_PRESENT                                   \
106         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT,             \
107                  struct drm_vmw_present_arg)
108 #define DRM_IOCTL_VMW_PRESENT_READBACK                          \
109         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK,    \
110                  struct drm_vmw_present_readback_arg)
111 #define DRM_IOCTL_VMW_UPDATE_LAYOUT                             \
112         DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT,       \
113                  struct drm_vmw_update_layout_arg)
114
115 /**
116  * The core DRM version of this macro doesn't account for
117  * DRM_COMMAND_BASE.
118  */
119
120 #define VMW_IOCTL_DEF(ioctl, func, flags) \
121   [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
122
123 /**
124  * Ioctl definitions.
125  */
126
127 static struct drm_ioctl_desc vmw_ioctls[] = {
128         VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
129                       DRM_AUTH | DRM_UNLOCKED),
130         VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
131                       DRM_AUTH | DRM_UNLOCKED),
132         VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
133                       DRM_AUTH | DRM_UNLOCKED),
134         VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
135                       vmw_kms_cursor_bypass_ioctl,
136                       DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
137
138         VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
139                       DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
140         VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
141                       DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
142         VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
143                       DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
144
145         VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
146                       DRM_AUTH | DRM_UNLOCKED),
147         VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
148                       DRM_AUTH | DRM_UNLOCKED),
149         VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
150                       DRM_AUTH | DRM_UNLOCKED),
151         VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
152                       DRM_AUTH | DRM_UNLOCKED),
153         VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
154                       DRM_AUTH | DRM_UNLOCKED),
155         VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
156                       DRM_AUTH | DRM_UNLOCKED),
157         VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
158                       DRM_AUTH | DRM_UNLOCKED),
159         VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
160                       vmw_fence_obj_signaled_ioctl,
161                       DRM_AUTH | DRM_UNLOCKED),
162         VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
163                       DRM_AUTH | DRM_UNLOCKED),
164         VMW_IOCTL_DEF(VMW_FENCE_EVENT,
165                       vmw_fence_event_ioctl,
166                       DRM_AUTH | DRM_UNLOCKED),
167         VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
168                       DRM_AUTH | DRM_UNLOCKED),
169
170         /* these allow direct access to the framebuffers mark as master only */
171         VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
172                       DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
173         VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
174                       vmw_present_readback_ioctl,
175                       DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
176         VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
177                       vmw_kms_update_layout_ioctl,
178                       DRM_MASTER | DRM_UNLOCKED),
179 };
180
181 static struct pci_device_id vmw_pci_id_list[] = {
182         {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
183         {0, 0, 0}
184 };
185 MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
186
187 static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
188
189 static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
190 static void vmw_master_init(struct vmw_master *);
191 static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
192                               void *ptr);
193
194 MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
195 module_param_named(enable_fbdev, enable_fbdev, int, 0600);
196
197 static void vmw_print_capabilities(uint32_t capabilities)
198 {
199         DRM_INFO("Capabilities:\n");
200         if (capabilities & SVGA_CAP_RECT_COPY)
201                 DRM_INFO("  Rect copy.\n");
202         if (capabilities & SVGA_CAP_CURSOR)
203                 DRM_INFO("  Cursor.\n");
204         if (capabilities & SVGA_CAP_CURSOR_BYPASS)
205                 DRM_INFO("  Cursor bypass.\n");
206         if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
207                 DRM_INFO("  Cursor bypass 2.\n");
208         if (capabilities & SVGA_CAP_8BIT_EMULATION)
209                 DRM_INFO("  8bit emulation.\n");
210         if (capabilities & SVGA_CAP_ALPHA_CURSOR)
211                 DRM_INFO("  Alpha cursor.\n");
212         if (capabilities & SVGA_CAP_3D)
213                 DRM_INFO("  3D.\n");
214         if (capabilities & SVGA_CAP_EXTENDED_FIFO)
215                 DRM_INFO("  Extended Fifo.\n");
216         if (capabilities & SVGA_CAP_MULTIMON)
217                 DRM_INFO("  Multimon.\n");
218         if (capabilities & SVGA_CAP_PITCHLOCK)
219                 DRM_INFO("  Pitchlock.\n");
220         if (capabilities & SVGA_CAP_IRQMASK)
221                 DRM_INFO("  Irq mask.\n");
222         if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
223                 DRM_INFO("  Display Topology.\n");
224         if (capabilities & SVGA_CAP_GMR)
225                 DRM_INFO("  GMR.\n");
226         if (capabilities & SVGA_CAP_TRACES)
227                 DRM_INFO("  Traces.\n");
228         if (capabilities & SVGA_CAP_GMR2)
229                 DRM_INFO("  GMR2.\n");
230         if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
231                 DRM_INFO("  Screen Object 2.\n");
232 }
233
234
235 /**
236  * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
237  * the start of a buffer object.
238  *
239  * @dev_priv: The device private structure.
240  *
241  * This function will idle the buffer using an uninterruptible wait, then
242  * map the first page and initialize a pending occlusion query result structure,
243  * Finally it will unmap the buffer.
244  *
245  * TODO: Since we're only mapping a single page, we should optimize the map
246  * to use kmap_atomic / iomap_atomic.
247  */
248 static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
249 {
250         struct ttm_bo_kmap_obj map;
251         volatile SVGA3dQueryResult *result;
252         bool dummy;
253         int ret;
254         struct ttm_bo_device *bdev = &dev_priv->bdev;
255         struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
256
257         ttm_bo_reserve(bo, false, false, false, 0);
258         spin_lock(&bdev->fence_lock);
259         ret = ttm_bo_wait(bo, false, false, false);
260         spin_unlock(&bdev->fence_lock);
261         if (unlikely(ret != 0))
262                 (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
263                                          10*HZ);
264
265         ret = ttm_bo_kmap(bo, 0, 1, &map);
266         if (likely(ret == 0)) {
267                 result = ttm_kmap_obj_virtual(&map, &dummy);
268                 result->totalSize = sizeof(*result);
269                 result->state = SVGA3D_QUERYSTATE_PENDING;
270                 result->result32 = 0xff;
271                 ttm_bo_kunmap(&map);
272         } else
273                 DRM_ERROR("Dummy query buffer map failed.\n");
274         ttm_bo_unreserve(bo);
275 }
276
277
278 /**
279  * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
280  *
281  * @dev_priv: A device private structure.
282  *
283  * This function creates a small buffer object that holds the query
284  * result for dummy queries emitted as query barriers.
285  * No interruptible waits are done within this function.
286  *
287  * Returns an error if bo creation fails.
288  */
289 static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
290 {
291         return ttm_bo_create(&dev_priv->bdev,
292                              PAGE_SIZE,
293                              ttm_bo_type_device,
294                              &vmw_vram_sys_placement,
295                              0, 0, false, NULL,
296                              &dev_priv->dummy_query_bo);
297 }
298
299
300 static int vmw_request_device(struct vmw_private *dev_priv)
301 {
302         int ret;
303
304         ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
305         if (unlikely(ret != 0)) {
306                 DRM_ERROR("Unable to initialize FIFO.\n");
307                 return ret;
308         }
309         vmw_fence_fifo_up(dev_priv->fman);
310         ret = vmw_dummy_query_bo_create(dev_priv);
311         if (unlikely(ret != 0))
312                 goto out_no_query_bo;
313         vmw_dummy_query_bo_prepare(dev_priv);
314
315         return 0;
316
317 out_no_query_bo:
318         vmw_fence_fifo_down(dev_priv->fman);
319         vmw_fifo_release(dev_priv, &dev_priv->fifo);
320         return ret;
321 }
322
323 static void vmw_release_device(struct vmw_private *dev_priv)
324 {
325         /*
326          * Previous destructions should've released
327          * the pinned bo.
328          */
329
330         BUG_ON(dev_priv->pinned_bo != NULL);
331
332         ttm_bo_unref(&dev_priv->dummy_query_bo);
333         vmw_fence_fifo_down(dev_priv->fman);
334         vmw_fifo_release(dev_priv, &dev_priv->fifo);
335 }
336
337 /**
338  * Increase the 3d resource refcount.
339  * If the count was prevously zero, initialize the fifo, switching to svga
340  * mode. Note that the master holds a ref as well, and may request an
341  * explicit switch to svga mode if fb is not running, using @unhide_svga.
342  */
343 int vmw_3d_resource_inc(struct vmw_private *dev_priv,
344                         bool unhide_svga)
345 {
346         int ret = 0;
347
348         mutex_lock(&dev_priv->release_mutex);
349         if (unlikely(dev_priv->num_3d_resources++ == 0)) {
350                 ret = vmw_request_device(dev_priv);
351                 if (unlikely(ret != 0))
352                         --dev_priv->num_3d_resources;
353         } else if (unhide_svga) {
354                 mutex_lock(&dev_priv->hw_mutex);
355                 vmw_write(dev_priv, SVGA_REG_ENABLE,
356                           vmw_read(dev_priv, SVGA_REG_ENABLE) &
357                           ~SVGA_REG_ENABLE_HIDE);
358                 mutex_unlock(&dev_priv->hw_mutex);
359         }
360
361         mutex_unlock(&dev_priv->release_mutex);
362         return ret;
363 }
364
365 /**
366  * Decrease the 3d resource refcount.
367  * If the count reaches zero, disable the fifo, switching to vga mode.
368  * Note that the master holds a refcount as well, and may request an
369  * explicit switch to vga mode when it releases its refcount to account
370  * for the situation of an X server vt switch to VGA with 3d resources
371  * active.
372  */
373 void vmw_3d_resource_dec(struct vmw_private *dev_priv,
374                          bool hide_svga)
375 {
376         int32_t n3d;
377
378         mutex_lock(&dev_priv->release_mutex);
379         if (unlikely(--dev_priv->num_3d_resources == 0))
380                 vmw_release_device(dev_priv);
381         else if (hide_svga) {
382                 mutex_lock(&dev_priv->hw_mutex);
383                 vmw_write(dev_priv, SVGA_REG_ENABLE,
384                           vmw_read(dev_priv, SVGA_REG_ENABLE) |
385                           SVGA_REG_ENABLE_HIDE);
386                 mutex_unlock(&dev_priv->hw_mutex);
387         }
388
389         n3d = (int32_t) dev_priv->num_3d_resources;
390         mutex_unlock(&dev_priv->release_mutex);
391
392         BUG_ON(n3d < 0);
393 }
394
395 /**
396  * Sets the initial_[width|height] fields on the given vmw_private.
397  *
398  * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
399  * clamping the value to fb_max_[width|height] fields and the
400  * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
401  * If the values appear to be invalid, set them to
402  * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
403  */
404 static void vmw_get_initial_size(struct vmw_private *dev_priv)
405 {
406         uint32_t width;
407         uint32_t height;
408
409         width = vmw_read(dev_priv, SVGA_REG_WIDTH);
410         height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
411
412         width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
413         height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
414
415         if (width > dev_priv->fb_max_width ||
416             height > dev_priv->fb_max_height) {
417
418                 /*
419                  * This is a host error and shouldn't occur.
420                  */
421
422                 width = VMW_MIN_INITIAL_WIDTH;
423                 height = VMW_MIN_INITIAL_HEIGHT;
424         }
425
426         dev_priv->initial_width = width;
427         dev_priv->initial_height = height;
428 }
429
430 static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
431 {
432         struct vmw_private *dev_priv;
433         int ret;
434         uint32_t svga_id;
435
436         dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
437         if (unlikely(dev_priv == NULL)) {
438                 DRM_ERROR("Failed allocating a device private struct.\n");
439                 return -ENOMEM;
440         }
441         memset(dev_priv, 0, sizeof(*dev_priv));
442
443         pci_set_master(dev->pdev);
444
445         dev_priv->dev = dev;
446         dev_priv->vmw_chipset = chipset;
447         dev_priv->last_read_seqno = (uint32_t) -100;
448         mutex_init(&dev_priv->hw_mutex);
449         mutex_init(&dev_priv->cmdbuf_mutex);
450         mutex_init(&dev_priv->release_mutex);
451         rwlock_init(&dev_priv->resource_lock);
452         idr_init(&dev_priv->context_idr);
453         idr_init(&dev_priv->surface_idr);
454         idr_init(&dev_priv->stream_idr);
455         mutex_init(&dev_priv->init_mutex);
456         init_waitqueue_head(&dev_priv->fence_queue);
457         init_waitqueue_head(&dev_priv->fifo_queue);
458         dev_priv->fence_queue_waiters = 0;
459         atomic_set(&dev_priv->fifo_queue_waiters, 0);
460         INIT_LIST_HEAD(&dev_priv->surface_lru);
461         dev_priv->used_memory_size = 0;
462
463         dev_priv->io_start = pci_resource_start(dev->pdev, 0);
464         dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
465         dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
466
467         dev_priv->enable_fb = enable_fbdev;
468
469         mutex_lock(&dev_priv->hw_mutex);
470
471         vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
472         svga_id = vmw_read(dev_priv, SVGA_REG_ID);
473         if (svga_id != SVGA_ID_2) {
474                 ret = -ENOSYS;
475                 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
476                 mutex_unlock(&dev_priv->hw_mutex);
477                 goto out_err0;
478         }
479
480         dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
481
482         dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
483         dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
484         dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
485         dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
486
487         vmw_get_initial_size(dev_priv);
488
489         if (dev_priv->capabilities & SVGA_CAP_GMR) {
490                 dev_priv->max_gmr_descriptors =
491                         vmw_read(dev_priv,
492                                  SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
493                 dev_priv->max_gmr_ids =
494                         vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
495         }
496         if (dev_priv->capabilities & SVGA_CAP_GMR2) {
497                 dev_priv->max_gmr_pages =
498                         vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
499                 dev_priv->memory_size =
500                         vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
501                 dev_priv->memory_size -= dev_priv->vram_size;
502         } else {
503                 /*
504                  * An arbitrary limit of 512MiB on surface
505                  * memory. But all HWV8 hardware supports GMR2.
506                  */
507                 dev_priv->memory_size = 512*1024*1024;
508         }
509
510         mutex_unlock(&dev_priv->hw_mutex);
511
512         vmw_print_capabilities(dev_priv->capabilities);
513
514         if (dev_priv->capabilities & SVGA_CAP_GMR) {
515                 DRM_INFO("Max GMR ids is %u\n",
516                          (unsigned)dev_priv->max_gmr_ids);
517                 DRM_INFO("Max GMR descriptors is %u\n",
518                          (unsigned)dev_priv->max_gmr_descriptors);
519         }
520         if (dev_priv->capabilities & SVGA_CAP_GMR2) {
521                 DRM_INFO("Max number of GMR pages is %u\n",
522                          (unsigned)dev_priv->max_gmr_pages);
523                 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
524                          (unsigned)dev_priv->memory_size / 1024);
525         }
526         DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
527                  dev_priv->vram_start, dev_priv->vram_size / 1024);
528         DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
529                  dev_priv->mmio_start, dev_priv->mmio_size / 1024);
530
531         ret = vmw_ttm_global_init(dev_priv);
532         if (unlikely(ret != 0))
533                 goto out_err0;
534
535
536         vmw_master_init(&dev_priv->fbdev_master);
537         ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
538         dev_priv->active_master = &dev_priv->fbdev_master;
539
540
541         ret = ttm_bo_device_init(&dev_priv->bdev,
542                                  dev_priv->bo_global_ref.ref.object,
543                                  &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
544                                  false);
545         if (unlikely(ret != 0)) {
546                 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
547                 goto out_err1;
548         }
549
550         ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
551                              (dev_priv->vram_size >> PAGE_SHIFT));
552         if (unlikely(ret != 0)) {
553                 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
554                 goto out_err2;
555         }
556
557         dev_priv->has_gmr = true;
558         if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
559                            dev_priv->max_gmr_ids) != 0) {
560                 DRM_INFO("No GMR memory available. "
561                          "Graphics memory resources are very limited.\n");
562                 dev_priv->has_gmr = false;
563         }
564
565         dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
566                                            dev_priv->mmio_size, DRM_MTRR_WC);
567
568         dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
569                                          dev_priv->mmio_size);
570
571         if (unlikely(dev_priv->mmio_virt == NULL)) {
572                 ret = -ENOMEM;
573                 DRM_ERROR("Failed mapping MMIO.\n");
574                 goto out_err3;
575         }
576
577         /* Need mmio memory to check for fifo pitchlock cap. */
578         if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
579             !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
580             !vmw_fifo_have_pitchlock(dev_priv)) {
581                 ret = -ENOSYS;
582                 DRM_ERROR("Hardware has no pitchlock\n");
583                 goto out_err4;
584         }
585
586         dev_priv->tdev = ttm_object_device_init
587             (dev_priv->mem_global_ref.object, 12);
588
589         if (unlikely(dev_priv->tdev == NULL)) {
590                 DRM_ERROR("Unable to initialize TTM object management.\n");
591                 ret = -ENOMEM;
592                 goto out_err4;
593         }
594
595         dev->dev_private = dev_priv;
596
597         ret = pci_request_regions(dev->pdev, "vmwgfx probe");
598         dev_priv->stealth = (ret != 0);
599         if (dev_priv->stealth) {
600                 /**
601                  * Request at least the mmio PCI resource.
602                  */
603
604                 DRM_INFO("It appears like vesafb is loaded. "
605                          "Ignore above error if any.\n");
606                 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
607                 if (unlikely(ret != 0)) {
608                         DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
609                         goto out_no_device;
610                 }
611         }
612
613         dev_priv->fman = vmw_fence_manager_init(dev_priv);
614         if (unlikely(dev_priv->fman == NULL))
615                 goto out_no_fman;
616
617         /* Need to start the fifo to check if we can do screen objects */
618         ret = vmw_3d_resource_inc(dev_priv, true);
619         if (unlikely(ret != 0))
620                 goto out_no_fifo;
621         vmw_kms_save_vga(dev_priv);
622
623         /* Start kms and overlay systems, needs fifo. */
624         ret = vmw_kms_init(dev_priv);
625         if (unlikely(ret != 0))
626                 goto out_no_kms;
627         vmw_overlay_init(dev_priv);
628
629         /* 3D Depends on Screen Objects being used. */
630         DRM_INFO("Detected %sdevice 3D availability.\n",
631                  vmw_fifo_have_3d(dev_priv) ?
632                  "" : "no ");
633
634         /* We might be done with the fifo now */
635         if (dev_priv->enable_fb) {
636                 vmw_fb_init(dev_priv);
637         } else {
638                 vmw_kms_restore_vga(dev_priv);
639                 vmw_3d_resource_dec(dev_priv, true);
640         }
641
642         if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
643                 ret = drm_irq_install(dev);
644                 if (unlikely(ret != 0)) {
645                         DRM_ERROR("Failed installing irq: %d\n", ret);
646                         goto out_no_irq;
647                 }
648         }
649
650         dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
651         register_pm_notifier(&dev_priv->pm_nb);
652
653         return 0;
654
655 out_no_irq:
656         if (dev_priv->enable_fb)
657                 vmw_fb_close(dev_priv);
658         vmw_overlay_close(dev_priv);
659         vmw_kms_close(dev_priv);
660 out_no_kms:
661         /* We still have a 3D resource reference held */
662         if (dev_priv->enable_fb) {
663                 vmw_kms_restore_vga(dev_priv);
664                 vmw_3d_resource_dec(dev_priv, false);
665         }
666 out_no_fifo:
667         vmw_fence_manager_takedown(dev_priv->fman);
668 out_no_fman:
669         if (dev_priv->stealth)
670                 pci_release_region(dev->pdev, 2);
671         else
672                 pci_release_regions(dev->pdev);
673 out_no_device:
674         ttm_object_device_release(&dev_priv->tdev);
675 out_err4:
676         iounmap(dev_priv->mmio_virt);
677 out_err3:
678         drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
679                      dev_priv->mmio_size, DRM_MTRR_WC);
680         if (dev_priv->has_gmr)
681                 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
682         (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
683 out_err2:
684         (void)ttm_bo_device_release(&dev_priv->bdev);
685 out_err1:
686         vmw_ttm_global_release(dev_priv);
687 out_err0:
688         idr_destroy(&dev_priv->surface_idr);
689         idr_destroy(&dev_priv->context_idr);
690         idr_destroy(&dev_priv->stream_idr);
691         kfree(dev_priv);
692         return ret;
693 }
694
695 static int vmw_driver_unload(struct drm_device *dev)
696 {
697         struct vmw_private *dev_priv = vmw_priv(dev);
698
699         unregister_pm_notifier(&dev_priv->pm_nb);
700
701         if (dev_priv->ctx.cmd_bounce)
702                 vfree(dev_priv->ctx.cmd_bounce);
703         if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
704                 drm_irq_uninstall(dev_priv->dev);
705         if (dev_priv->enable_fb) {
706                 vmw_fb_close(dev_priv);
707                 vmw_kms_restore_vga(dev_priv);
708                 vmw_3d_resource_dec(dev_priv, false);
709         }
710         vmw_kms_close(dev_priv);
711         vmw_overlay_close(dev_priv);
712         vmw_fence_manager_takedown(dev_priv->fman);
713         if (dev_priv->stealth)
714                 pci_release_region(dev->pdev, 2);
715         else
716                 pci_release_regions(dev->pdev);
717
718         ttm_object_device_release(&dev_priv->tdev);
719         iounmap(dev_priv->mmio_virt);
720         drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
721                      dev_priv->mmio_size, DRM_MTRR_WC);
722         if (dev_priv->has_gmr)
723                 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
724         (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
725         (void)ttm_bo_device_release(&dev_priv->bdev);
726         vmw_ttm_global_release(dev_priv);
727         idr_destroy(&dev_priv->surface_idr);
728         idr_destroy(&dev_priv->context_idr);
729         idr_destroy(&dev_priv->stream_idr);
730
731         kfree(dev_priv);
732
733         return 0;
734 }
735
736 static void vmw_preclose(struct drm_device *dev,
737                          struct drm_file *file_priv)
738 {
739         struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
740         struct vmw_private *dev_priv = vmw_priv(dev);
741
742         vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
743 }
744
745 static void vmw_postclose(struct drm_device *dev,
746                          struct drm_file *file_priv)
747 {
748         struct vmw_fpriv *vmw_fp;
749
750         vmw_fp = vmw_fpriv(file_priv);
751         ttm_object_file_release(&vmw_fp->tfile);
752         if (vmw_fp->locked_master)
753                 drm_master_put(&vmw_fp->locked_master);
754         kfree(vmw_fp);
755 }
756
757 static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
758 {
759         struct vmw_private *dev_priv = vmw_priv(dev);
760         struct vmw_fpriv *vmw_fp;
761         int ret = -ENOMEM;
762
763         vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
764         if (unlikely(vmw_fp == NULL))
765                 return ret;
766
767         INIT_LIST_HEAD(&vmw_fp->fence_events);
768         vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
769         if (unlikely(vmw_fp->tfile == NULL))
770                 goto out_no_tfile;
771
772         file_priv->driver_priv = vmw_fp;
773         dev_priv->bdev.dev_mapping = dev->dev_mapping;
774
775         return 0;
776
777 out_no_tfile:
778         kfree(vmw_fp);
779         return ret;
780 }
781
782 static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
783                                unsigned long arg)
784 {
785         struct drm_file *file_priv = filp->private_data;
786         struct drm_device *dev = file_priv->minor->dev;
787         unsigned int nr = DRM_IOCTL_NR(cmd);
788
789         /*
790          * Do extra checking on driver private ioctls.
791          */
792
793         if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
794             && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
795                 struct drm_ioctl_desc *ioctl =
796                     &vmw_ioctls[nr - DRM_COMMAND_BASE];
797
798                 if (unlikely(ioctl->cmd_drv != cmd)) {
799                         DRM_ERROR("Invalid command format, ioctl %d\n",
800                                   nr - DRM_COMMAND_BASE);
801                         return -EINVAL;
802                 }
803         }
804
805         return drm_ioctl(filp, cmd, arg);
806 }
807
808 static int vmw_firstopen(struct drm_device *dev)
809 {
810         struct vmw_private *dev_priv = vmw_priv(dev);
811         dev_priv->is_opened = true;
812
813         return 0;
814 }
815
816 static void vmw_lastclose(struct drm_device *dev)
817 {
818         struct vmw_private *dev_priv = vmw_priv(dev);
819         struct drm_crtc *crtc;
820         struct drm_mode_set set;
821         int ret;
822
823         /**
824          * Do nothing on the lastclose call from drm_unload.
825          */
826
827         if (!dev_priv->is_opened)
828                 return;
829
830         dev_priv->is_opened = false;
831         set.x = 0;
832         set.y = 0;
833         set.fb = NULL;
834         set.mode = NULL;
835         set.connectors = NULL;
836         set.num_connectors = 0;
837
838         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
839                 set.crtc = crtc;
840                 ret = crtc->funcs->set_config(&set);
841                 WARN_ON(ret != 0);
842         }
843
844 }
845
846 static void vmw_master_init(struct vmw_master *vmaster)
847 {
848         ttm_lock_init(&vmaster->lock);
849         INIT_LIST_HEAD(&vmaster->fb_surf);
850         mutex_init(&vmaster->fb_surf_mutex);
851 }
852
853 static int vmw_master_create(struct drm_device *dev,
854                              struct drm_master *master)
855 {
856         struct vmw_master *vmaster;
857
858         vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
859         if (unlikely(vmaster == NULL))
860                 return -ENOMEM;
861
862         vmw_master_init(vmaster);
863         ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
864         master->driver_priv = vmaster;
865
866         return 0;
867 }
868
869 static void vmw_master_destroy(struct drm_device *dev,
870                                struct drm_master *master)
871 {
872         struct vmw_master *vmaster = vmw_master(master);
873
874         master->driver_priv = NULL;
875         kfree(vmaster);
876 }
877
878
879 static int vmw_master_set(struct drm_device *dev,
880                           struct drm_file *file_priv,
881                           bool from_open)
882 {
883         struct vmw_private *dev_priv = vmw_priv(dev);
884         struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
885         struct vmw_master *active = dev_priv->active_master;
886         struct vmw_master *vmaster = vmw_master(file_priv->master);
887         int ret = 0;
888
889         if (!dev_priv->enable_fb) {
890                 ret = vmw_3d_resource_inc(dev_priv, true);
891                 if (unlikely(ret != 0))
892                         return ret;
893                 vmw_kms_save_vga(dev_priv);
894                 mutex_lock(&dev_priv->hw_mutex);
895                 vmw_write(dev_priv, SVGA_REG_TRACES, 0);
896                 mutex_unlock(&dev_priv->hw_mutex);
897         }
898
899         if (active) {
900                 BUG_ON(active != &dev_priv->fbdev_master);
901                 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
902                 if (unlikely(ret != 0))
903                         goto out_no_active_lock;
904
905                 ttm_lock_set_kill(&active->lock, true, SIGTERM);
906                 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
907                 if (unlikely(ret != 0)) {
908                         DRM_ERROR("Unable to clean VRAM on "
909                                   "master drop.\n");
910                 }
911
912                 dev_priv->active_master = NULL;
913         }
914
915         ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
916         if (!from_open) {
917                 ttm_vt_unlock(&vmaster->lock);
918                 BUG_ON(vmw_fp->locked_master != file_priv->master);
919                 drm_master_put(&vmw_fp->locked_master);
920         }
921
922         dev_priv->active_master = vmaster;
923
924         return 0;
925
926 out_no_active_lock:
927         if (!dev_priv->enable_fb) {
928                 mutex_lock(&dev_priv->hw_mutex);
929                 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
930                 mutex_unlock(&dev_priv->hw_mutex);
931                 vmw_kms_restore_vga(dev_priv);
932                 vmw_3d_resource_dec(dev_priv, true);
933         }
934         return ret;
935 }
936
937 static void vmw_master_drop(struct drm_device *dev,
938                             struct drm_file *file_priv,
939                             bool from_release)
940 {
941         struct vmw_private *dev_priv = vmw_priv(dev);
942         struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
943         struct vmw_master *vmaster = vmw_master(file_priv->master);
944         int ret;
945
946         /**
947          * Make sure the master doesn't disappear while we have
948          * it locked.
949          */
950
951         vmw_fp->locked_master = drm_master_get(file_priv->master);
952         ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
953         vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
954
955         if (unlikely((ret != 0))) {
956                 DRM_ERROR("Unable to lock TTM at VT switch.\n");
957                 drm_master_put(&vmw_fp->locked_master);
958         }
959
960         ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
961
962         if (!dev_priv->enable_fb) {
963                 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
964                 if (unlikely(ret != 0))
965                         DRM_ERROR("Unable to clean VRAM on master drop.\n");
966                 mutex_lock(&dev_priv->hw_mutex);
967                 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
968                 mutex_unlock(&dev_priv->hw_mutex);
969                 vmw_kms_restore_vga(dev_priv);
970                 vmw_3d_resource_dec(dev_priv, true);
971         }
972
973         dev_priv->active_master = &dev_priv->fbdev_master;
974         ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
975         ttm_vt_unlock(&dev_priv->fbdev_master.lock);
976
977         if (dev_priv->enable_fb)
978                 vmw_fb_on(dev_priv);
979 }
980
981
982 static void vmw_remove(struct pci_dev *pdev)
983 {
984         struct drm_device *dev = pci_get_drvdata(pdev);
985
986         drm_put_dev(dev);
987 }
988
989 static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
990                               void *ptr)
991 {
992         struct vmw_private *dev_priv =
993                 container_of(nb, struct vmw_private, pm_nb);
994         struct vmw_master *vmaster = dev_priv->active_master;
995
996         switch (val) {
997         case PM_HIBERNATION_PREPARE:
998         case PM_SUSPEND_PREPARE:
999                 ttm_suspend_lock(&vmaster->lock);
1000
1001                 /**
1002                  * This empties VRAM and unbinds all GMR bindings.
1003                  * Buffer contents is moved to swappable memory.
1004                  */
1005                 vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
1006                 ttm_bo_swapout_all(&dev_priv->bdev);
1007
1008                 break;
1009         case PM_POST_HIBERNATION:
1010         case PM_POST_SUSPEND:
1011         case PM_POST_RESTORE:
1012                 ttm_suspend_unlock(&vmaster->lock);
1013
1014                 break;
1015         case PM_RESTORE_PREPARE:
1016                 break;
1017         default:
1018                 break;
1019         }
1020         return 0;
1021 }
1022
1023 /**
1024  * These might not be needed with the virtual SVGA device.
1025  */
1026
1027 static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1028 {
1029         struct drm_device *dev = pci_get_drvdata(pdev);
1030         struct vmw_private *dev_priv = vmw_priv(dev);
1031
1032         if (dev_priv->num_3d_resources != 0) {
1033                 DRM_INFO("Can't suspend or hibernate "
1034                          "while 3D resources are active.\n");
1035                 return -EBUSY;
1036         }
1037
1038         pci_save_state(pdev);
1039         pci_disable_device(pdev);
1040         pci_set_power_state(pdev, PCI_D3hot);
1041         return 0;
1042 }
1043
1044 static int vmw_pci_resume(struct pci_dev *pdev)
1045 {
1046         pci_set_power_state(pdev, PCI_D0);
1047         pci_restore_state(pdev);
1048         return pci_enable_device(pdev);
1049 }
1050
1051 static int vmw_pm_suspend(struct device *kdev)
1052 {
1053         struct pci_dev *pdev = to_pci_dev(kdev);
1054         struct pm_message dummy;
1055
1056         dummy.event = 0;
1057
1058         return vmw_pci_suspend(pdev, dummy);
1059 }
1060
1061 static int vmw_pm_resume(struct device *kdev)
1062 {
1063         struct pci_dev *pdev = to_pci_dev(kdev);
1064
1065         return vmw_pci_resume(pdev);
1066 }
1067
1068 static int vmw_pm_prepare(struct device *kdev)
1069 {
1070         struct pci_dev *pdev = to_pci_dev(kdev);
1071         struct drm_device *dev = pci_get_drvdata(pdev);
1072         struct vmw_private *dev_priv = vmw_priv(dev);
1073
1074         /**
1075          * Release 3d reference held by fbdev and potentially
1076          * stop fifo.
1077          */
1078         dev_priv->suspended = true;
1079         if (dev_priv->enable_fb)
1080                         vmw_3d_resource_dec(dev_priv, true);
1081
1082         if (dev_priv->num_3d_resources != 0) {
1083
1084                 DRM_INFO("Can't suspend or hibernate "
1085                          "while 3D resources are active.\n");
1086
1087                 if (dev_priv->enable_fb)
1088                         vmw_3d_resource_inc(dev_priv, true);
1089                 dev_priv->suspended = false;
1090                 return -EBUSY;
1091         }
1092
1093         return 0;
1094 }
1095
1096 static void vmw_pm_complete(struct device *kdev)
1097 {
1098         struct pci_dev *pdev = to_pci_dev(kdev);
1099         struct drm_device *dev = pci_get_drvdata(pdev);
1100         struct vmw_private *dev_priv = vmw_priv(dev);
1101
1102         /**
1103          * Reclaim 3d reference held by fbdev and potentially
1104          * start fifo.
1105          */
1106         if (dev_priv->enable_fb)
1107                         vmw_3d_resource_inc(dev_priv, false);
1108
1109         dev_priv->suspended = false;
1110 }
1111
1112 static const struct dev_pm_ops vmw_pm_ops = {
1113         .prepare = vmw_pm_prepare,
1114         .complete = vmw_pm_complete,
1115         .suspend = vmw_pm_suspend,
1116         .resume = vmw_pm_resume,
1117 };
1118
1119 static const struct file_operations vmwgfx_driver_fops = {
1120         .owner = THIS_MODULE,
1121         .open = drm_open,
1122         .release = drm_release,
1123         .unlocked_ioctl = vmw_unlocked_ioctl,
1124         .mmap = vmw_mmap,
1125         .poll = vmw_fops_poll,
1126         .read = vmw_fops_read,
1127         .fasync = drm_fasync,
1128 #if defined(CONFIG_COMPAT)
1129         .compat_ioctl = drm_compat_ioctl,
1130 #endif
1131         .llseek = noop_llseek,
1132 };
1133
1134 static struct drm_driver driver = {
1135         .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
1136         DRIVER_MODESET,
1137         .load = vmw_driver_load,
1138         .unload = vmw_driver_unload,
1139         .firstopen = vmw_firstopen,
1140         .lastclose = vmw_lastclose,
1141         .irq_preinstall = vmw_irq_preinstall,
1142         .irq_postinstall = vmw_irq_postinstall,
1143         .irq_uninstall = vmw_irq_uninstall,
1144         .irq_handler = vmw_irq_handler,
1145         .get_vblank_counter = vmw_get_vblank_counter,
1146         .enable_vblank = vmw_enable_vblank,
1147         .disable_vblank = vmw_disable_vblank,
1148         .ioctls = vmw_ioctls,
1149         .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
1150         .dma_quiescent = NULL,  /*vmw_dma_quiescent, */
1151         .master_create = vmw_master_create,
1152         .master_destroy = vmw_master_destroy,
1153         .master_set = vmw_master_set,
1154         .master_drop = vmw_master_drop,
1155         .open = vmw_driver_open,
1156         .preclose = vmw_preclose,
1157         .postclose = vmw_postclose,
1158
1159         .dumb_create = vmw_dumb_create,
1160         .dumb_map_offset = vmw_dumb_map_offset,
1161         .dumb_destroy = vmw_dumb_destroy,
1162
1163         .fops = &vmwgfx_driver_fops,
1164         .name = VMWGFX_DRIVER_NAME,
1165         .desc = VMWGFX_DRIVER_DESC,
1166         .date = VMWGFX_DRIVER_DATE,
1167         .major = VMWGFX_DRIVER_MAJOR,
1168         .minor = VMWGFX_DRIVER_MINOR,
1169         .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1170 };
1171
1172 static struct pci_driver vmw_pci_driver = {
1173         .name = VMWGFX_DRIVER_NAME,
1174         .id_table = vmw_pci_id_list,
1175         .probe = vmw_probe,
1176         .remove = vmw_remove,
1177         .driver = {
1178                 .pm = &vmw_pm_ops
1179         }
1180 };
1181
1182 static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1183 {
1184         return drm_get_pci_dev(pdev, ent, &driver);
1185 }
1186
1187 static int __init vmwgfx_init(void)
1188 {
1189         int ret;
1190         ret = drm_pci_init(&driver, &vmw_pci_driver);
1191         if (ret)
1192                 DRM_ERROR("Failed initializing DRM.\n");
1193         return ret;
1194 }
1195
1196 static void __exit vmwgfx_exit(void)
1197 {
1198         drm_pci_exit(&driver, &vmw_pci_driver);
1199 }
1200
1201 module_init(vmwgfx_init);
1202 module_exit(vmwgfx_exit);
1203
1204 MODULE_AUTHOR("VMware Inc. and others");
1205 MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1206 MODULE_LICENSE("GPL and additional rights");
1207 MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1208                __stringify(VMWGFX_DRIVER_MINOR) "."
1209                __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1210                "0");