2 * SMBus 2.0 driver for AMD-8111 IO-Hub.
4 * Copyright (c) 2002 Vojtech Pavlik
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation version 2.
11 #include <linux/module.h>
12 #include <linux/pci.h>
13 #include <linux/kernel.h>
14 #include <linux/stddef.h>
15 #include <linux/ioport.h>
16 #include <linux/i2c.h>
17 #include <linux/delay.h>
18 #include <linux/acpi.h>
19 #include <linux/slab.h>
22 MODULE_LICENSE("GPL");
23 MODULE_AUTHOR ("Vojtech Pavlik <vojtech@suse.cz>");
24 MODULE_DESCRIPTION("AMD8111 SMBus 2.0 driver");
28 struct i2c_adapter adapter;
33 static struct pci_driver amd8111_driver;
36 * AMD PCI control registers definitions.
39 #define AMD_PCI_MISC 0x48
41 #define AMD_PCI_MISC_SCI 0x04 /* deliver SCI */
42 #define AMD_PCI_MISC_INT 0x02 /* deliver PCI IRQ */
43 #define AMD_PCI_MISC_SPEEDUP 0x01 /* 16x clock speedup */
46 * ACPI 2.0 chapter 13 PCI interface definitions.
49 #define AMD_EC_DATA 0x00 /* data register */
50 #define AMD_EC_SC 0x04 /* status of controller */
51 #define AMD_EC_CMD 0x04 /* command register */
52 #define AMD_EC_ICR 0x08 /* interrupt control register */
54 #define AMD_EC_SC_SMI 0x04 /* smi event pending */
55 #define AMD_EC_SC_SCI 0x02 /* sci event pending */
56 #define AMD_EC_SC_BURST 0x01 /* burst mode enabled */
57 #define AMD_EC_SC_CMD 0x08 /* byte in data reg is command */
58 #define AMD_EC_SC_IBF 0x02 /* data ready for embedded controller */
59 #define AMD_EC_SC_OBF 0x01 /* data ready for host */
61 #define AMD_EC_CMD_RD 0x80 /* read EC */
62 #define AMD_EC_CMD_WR 0x81 /* write EC */
63 #define AMD_EC_CMD_BE 0x82 /* enable burst mode */
64 #define AMD_EC_CMD_BD 0x83 /* disable burst mode */
65 #define AMD_EC_CMD_QR 0x84 /* query EC */
68 * ACPI 2.0 chapter 13 access of registers of the EC
71 static int amd_ec_wait_write(struct amd_smbus *smbus)
75 while ((inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_IBF) && --timeout)
79 dev_warn(&smbus->dev->dev,
80 "Timeout while waiting for IBF to clear\n");
87 static int amd_ec_wait_read(struct amd_smbus *smbus)
91 while ((~inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_OBF) && --timeout)
95 dev_warn(&smbus->dev->dev,
96 "Timeout while waiting for OBF to set\n");
103 static int amd_ec_read(struct amd_smbus *smbus, unsigned char address,
108 status = amd_ec_wait_write(smbus);
111 outb(AMD_EC_CMD_RD, smbus->base + AMD_EC_CMD);
113 status = amd_ec_wait_write(smbus);
116 outb(address, smbus->base + AMD_EC_DATA);
118 status = amd_ec_wait_read(smbus);
121 *data = inb(smbus->base + AMD_EC_DATA);
126 static int amd_ec_write(struct amd_smbus *smbus, unsigned char address,
131 status = amd_ec_wait_write(smbus);
134 outb(AMD_EC_CMD_WR, smbus->base + AMD_EC_CMD);
136 status = amd_ec_wait_write(smbus);
139 outb(address, smbus->base + AMD_EC_DATA);
141 status = amd_ec_wait_write(smbus);
144 outb(data, smbus->base + AMD_EC_DATA);
150 * ACPI 2.0 chapter 13 SMBus 2.0 EC register model
153 #define AMD_SMB_PRTCL 0x00 /* protocol, PEC */
154 #define AMD_SMB_STS 0x01 /* status */
155 #define AMD_SMB_ADDR 0x02 /* address */
156 #define AMD_SMB_CMD 0x03 /* command */
157 #define AMD_SMB_DATA 0x04 /* 32 data registers */
158 #define AMD_SMB_BCNT 0x24 /* number of data bytes */
159 #define AMD_SMB_ALRM_A 0x25 /* alarm address */
160 #define AMD_SMB_ALRM_D 0x26 /* 2 bytes alarm data */
162 #define AMD_SMB_STS_DONE 0x80
163 #define AMD_SMB_STS_ALRM 0x40
164 #define AMD_SMB_STS_RES 0x20
165 #define AMD_SMB_STS_STATUS 0x1f
167 #define AMD_SMB_STATUS_OK 0x00
168 #define AMD_SMB_STATUS_FAIL 0x07
169 #define AMD_SMB_STATUS_DNAK 0x10
170 #define AMD_SMB_STATUS_DERR 0x11
171 #define AMD_SMB_STATUS_CMD_DENY 0x12
172 #define AMD_SMB_STATUS_UNKNOWN 0x13
173 #define AMD_SMB_STATUS_ACC_DENY 0x17
174 #define AMD_SMB_STATUS_TIMEOUT 0x18
175 #define AMD_SMB_STATUS_NOTSUP 0x19
176 #define AMD_SMB_STATUS_BUSY 0x1A
177 #define AMD_SMB_STATUS_PEC 0x1F
179 #define AMD_SMB_PRTCL_WRITE 0x00
180 #define AMD_SMB_PRTCL_READ 0x01
181 #define AMD_SMB_PRTCL_QUICK 0x02
182 #define AMD_SMB_PRTCL_BYTE 0x04
183 #define AMD_SMB_PRTCL_BYTE_DATA 0x06
184 #define AMD_SMB_PRTCL_WORD_DATA 0x08
185 #define AMD_SMB_PRTCL_BLOCK_DATA 0x0a
186 #define AMD_SMB_PRTCL_PROC_CALL 0x0c
187 #define AMD_SMB_PRTCL_BLOCK_PROC_CALL 0x0d
188 #define AMD_SMB_PRTCL_I2C_BLOCK_DATA 0x4a
189 #define AMD_SMB_PRTCL_PEC 0x80
192 static s32 amd8111_access(struct i2c_adapter * adap, u16 addr,
193 unsigned short flags, char read_write, u8 command, int size,
194 union i2c_smbus_data * data)
196 struct amd_smbus *smbus = adap->algo_data;
197 unsigned char protocol, len, pec, temp[2];
200 protocol = (read_write == I2C_SMBUS_READ) ? AMD_SMB_PRTCL_READ
201 : AMD_SMB_PRTCL_WRITE;
202 pec = (flags & I2C_CLIENT_PEC) ? AMD_SMB_PRTCL_PEC : 0;
205 case I2C_SMBUS_QUICK:
206 protocol |= AMD_SMB_PRTCL_QUICK;
207 read_write = I2C_SMBUS_WRITE;
211 if (read_write == I2C_SMBUS_WRITE) {
212 status = amd_ec_write(smbus, AMD_SMB_CMD,
217 protocol |= AMD_SMB_PRTCL_BYTE;
220 case I2C_SMBUS_BYTE_DATA:
221 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
224 if (read_write == I2C_SMBUS_WRITE) {
225 status = amd_ec_write(smbus, AMD_SMB_DATA,
230 protocol |= AMD_SMB_PRTCL_BYTE_DATA;
233 case I2C_SMBUS_WORD_DATA:
234 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
237 if (read_write == I2C_SMBUS_WRITE) {
238 status = amd_ec_write(smbus, AMD_SMB_DATA,
242 status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
247 protocol |= AMD_SMB_PRTCL_WORD_DATA | pec;
250 case I2C_SMBUS_BLOCK_DATA:
251 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
254 if (read_write == I2C_SMBUS_WRITE) {
255 len = min_t(u8, data->block[0],
256 I2C_SMBUS_BLOCK_MAX);
257 status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
260 for (i = 0; i < len; i++) {
262 amd_ec_write(smbus, AMD_SMB_DATA + i,
268 protocol |= AMD_SMB_PRTCL_BLOCK_DATA | pec;
271 case I2C_SMBUS_I2C_BLOCK_DATA:
272 len = min_t(u8, data->block[0],
273 I2C_SMBUS_BLOCK_MAX);
274 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
277 status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
280 if (read_write == I2C_SMBUS_WRITE)
281 for (i = 0; i < len; i++) {
283 amd_ec_write(smbus, AMD_SMB_DATA + i,
288 protocol |= AMD_SMB_PRTCL_I2C_BLOCK_DATA;
291 case I2C_SMBUS_PROC_CALL:
292 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
295 status = amd_ec_write(smbus, AMD_SMB_DATA,
299 status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
303 protocol = AMD_SMB_PRTCL_PROC_CALL | pec;
304 read_write = I2C_SMBUS_READ;
307 case I2C_SMBUS_BLOCK_PROC_CALL:
308 len = min_t(u8, data->block[0],
309 I2C_SMBUS_BLOCK_MAX - 1);
310 status = amd_ec_write(smbus, AMD_SMB_CMD, command);
313 status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
316 for (i = 0; i < len; i++) {
317 status = amd_ec_write(smbus, AMD_SMB_DATA + i,
322 protocol = AMD_SMB_PRTCL_BLOCK_PROC_CALL | pec;
323 read_write = I2C_SMBUS_READ;
327 dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
331 status = amd_ec_write(smbus, AMD_SMB_ADDR, addr << 1);
334 status = amd_ec_write(smbus, AMD_SMB_PRTCL, protocol);
338 status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
342 if (~temp[0] & AMD_SMB_STS_DONE) {
344 status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
349 if (~temp[0] & AMD_SMB_STS_DONE) {
351 status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
356 if ((~temp[0] & AMD_SMB_STS_DONE) || (temp[0] & AMD_SMB_STS_STATUS))
359 if (read_write == I2C_SMBUS_WRITE)
364 case I2C_SMBUS_BYTE_DATA:
365 status = amd_ec_read(smbus, AMD_SMB_DATA, &data->byte);
370 case I2C_SMBUS_WORD_DATA:
371 case I2C_SMBUS_PROC_CALL:
372 status = amd_ec_read(smbus, AMD_SMB_DATA, temp + 0);
375 status = amd_ec_read(smbus, AMD_SMB_DATA + 1, temp + 1);
378 data->word = (temp[1] << 8) | temp[0];
381 case I2C_SMBUS_BLOCK_DATA:
382 case I2C_SMBUS_BLOCK_PROC_CALL:
383 status = amd_ec_read(smbus, AMD_SMB_BCNT, &len);
386 len = min_t(u8, len, I2C_SMBUS_BLOCK_MAX);
387 case I2C_SMBUS_I2C_BLOCK_DATA:
388 for (i = 0; i < len; i++) {
389 status = amd_ec_read(smbus, AMD_SMB_DATA + i,
390 data->block + i + 1);
394 data->block[0] = len;
402 static u32 amd8111_func(struct i2c_adapter *adapter)
404 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
405 I2C_FUNC_SMBUS_BYTE_DATA |
406 I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_BLOCK_DATA |
407 I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
408 I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_PEC;
411 static const struct i2c_algorithm smbus_algorithm = {
412 .smbus_xfer = amd8111_access,
413 .functionality = amd8111_func,
417 static const struct pci_device_id amd8111_ids[] = {
418 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS2) },
422 MODULE_DEVICE_TABLE (pci, amd8111_ids);
424 static int amd8111_probe(struct pci_dev *dev, const struct pci_device_id *id)
426 struct amd_smbus *smbus;
429 if (!(pci_resource_flags(dev, 0) & IORESOURCE_IO))
432 smbus = kzalloc(sizeof(struct amd_smbus), GFP_KERNEL);
437 smbus->base = pci_resource_start(dev, 0);
438 smbus->size = pci_resource_len(dev, 0);
440 error = acpi_check_resource_conflict(&dev->resource[0]);
446 if (!request_region(smbus->base, smbus->size, amd8111_driver.name)) {
451 smbus->adapter.owner = THIS_MODULE;
452 snprintf(smbus->adapter.name, sizeof(smbus->adapter.name),
453 "SMBus2 AMD8111 adapter at %04x", smbus->base);
454 smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
455 smbus->adapter.algo = &smbus_algorithm;
456 smbus->adapter.algo_data = smbus;
458 /* set up the sysfs linkage to our parent device */
459 smbus->adapter.dev.parent = &dev->dev;
461 pci_write_config_dword(smbus->dev, AMD_PCI_MISC, 0);
462 error = i2c_add_adapter(&smbus->adapter);
464 goto out_release_region;
466 pci_set_drvdata(dev, smbus);
470 release_region(smbus->base, smbus->size);
476 static void amd8111_remove(struct pci_dev *dev)
478 struct amd_smbus *smbus = pci_get_drvdata(dev);
480 i2c_del_adapter(&smbus->adapter);
481 release_region(smbus->base, smbus->size);
485 static struct pci_driver amd8111_driver = {
486 .name = "amd8111_smbus2",
487 .id_table = amd8111_ids,
488 .probe = amd8111_probe,
489 .remove = amd8111_remove,
492 module_pci_driver(amd8111_driver);