2 * TI OMAP I2C master mode driver
4 * Copyright (C) 2003 MontaVista Software, Inc.
5 * Copyright (C) 2005 Nokia Corporation
6 * Copyright (C) 2004 - 2007 Texas Instruments.
8 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
27 #include <linux/module.h>
28 #include <linux/delay.h>
29 #include <linux/i2c.h>
30 #include <linux/err.h>
31 #include <linux/interrupt.h>
32 #include <linux/completion.h>
33 #include <linux/platform_device.h>
34 #include <linux/clk.h>
37 #include <linux/of_device.h>
38 #include <linux/slab.h>
39 #include <linux/i2c-omap.h>
40 #include <linux/pm_runtime.h>
41 #include <linux/pinctrl/consumer.h>
43 /* I2C controller revisions */
44 #define OMAP_I2C_OMAP1_REV_2 0x20
46 /* I2C controller revisions present on specific hardware */
47 #define OMAP_I2C_REV_ON_2430 0x00000036
48 #define OMAP_I2C_REV_ON_3430_3530 0x0000003C
49 #define OMAP_I2C_REV_ON_3630 0x00000040
50 #define OMAP_I2C_REV_ON_4430_PLUS 0x50400002
52 /* timeout waiting for the controller to respond */
53 #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
55 /* timeout for pm runtime autosuspend */
56 #define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
58 /* timeout for making decision on bus free status */
59 #define OMAP_I2C_BUS_FREE_TIMEOUT (msecs_to_jiffies(10))
61 /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
81 /* only on OMAP4430 */
82 OMAP_I2C_IP_V2_REVNB_LO,
83 OMAP_I2C_IP_V2_REVNB_HI,
84 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
85 OMAP_I2C_IP_V2_IRQENABLE_SET,
86 OMAP_I2C_IP_V2_IRQENABLE_CLR,
89 /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
90 #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
91 #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
92 #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
93 #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
94 #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
95 #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
96 #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
98 /* I2C Status Register (OMAP_I2C_STAT): */
99 #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
100 #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
101 #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
102 #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
103 #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
104 #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
105 #define OMAP_I2C_STAT_BF (1 << 8) /* Bus Free */
106 #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
107 #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
108 #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
109 #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
110 #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
112 /* I2C WE wakeup enable register */
113 #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
114 #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
115 #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
116 #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
117 #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
118 #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
119 #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
120 #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
121 #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
122 #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
124 #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
125 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
126 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
127 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
128 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
130 /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
131 #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
132 #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
133 #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
134 #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
136 /* I2C Configuration Register (OMAP_I2C_CON): */
137 #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
138 #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
139 #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
140 #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
141 #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
142 #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
143 #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
144 #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
145 #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
146 #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
148 /* I2C SCL time value when Master */
149 #define OMAP_I2C_SCLL_HSSCLL 8
150 #define OMAP_I2C_SCLH_HSSCLH 8
152 /* I2C System Test Register (OMAP_I2C_SYSTEST): */
153 #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
154 #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
155 #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
156 #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
157 /* Functional mode */
158 #define OMAP_I2C_SYSTEST_SCL_I_FUNC (1 << 8) /* SCL line input value */
159 #define OMAP_I2C_SYSTEST_SCL_O_FUNC (1 << 7) /* SCL line output value */
160 #define OMAP_I2C_SYSTEST_SDA_I_FUNC (1 << 6) /* SDA line input value */
161 #define OMAP_I2C_SYSTEST_SDA_O_FUNC (1 << 5) /* SDA line output value */
162 /* SDA/SCL IO mode */
163 #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
164 #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
165 #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
166 #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
168 /* OCP_SYSSTATUS bit definitions */
169 #define SYSS_RESETDONE_MASK (1 << 0)
171 /* OCP_SYSCONFIG bit definitions */
172 #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
173 #define SYSC_SIDLEMODE_MASK (0x3 << 3)
174 #define SYSC_ENAWAKEUP_MASK (1 << 2)
175 #define SYSC_SOFTRESET_MASK (1 << 1)
176 #define SYSC_AUTOIDLE_MASK (1 << 0)
178 #define SYSC_IDLEMODE_SMART 0x2
179 #define SYSC_CLOCKACTIVITY_FCLK 0x2
181 /* Errata definitions */
182 #define I2C_OMAP_ERRATA_I207 (1 << 0)
183 #define I2C_OMAP_ERRATA_I462 (1 << 1)
185 #define OMAP_I2C_IP_V2_INTERRUPTS_MASK 0x6FFF
187 struct omap_i2c_dev {
188 spinlock_t lock; /* IRQ synchronization */
190 void __iomem *base; /* virtual */
192 int reg_shift; /* bit shift for I2C register addresses */
193 struct completion cmd_complete;
194 struct resource *ioarea;
195 u32 latency; /* maximum mpu wkup latency */
196 void (*set_mpu_wkup_lat)(struct device *dev,
198 u32 speed; /* Speed of bus in kHz */
205 struct i2c_adapter adapter;
207 u8 fifo_size; /* use as flag and value
208 * fifo_size==0 implies no fifo
209 * if set, should be trsh+1
212 unsigned b_hw:1; /* bad h/w fixes */
213 unsigned bb_valid:1; /* true when BB-bit reflects
216 unsigned receiver:1; /* true when we're in receiver mode */
217 u16 iestate; /* Saved interrupt register */
226 static const u8 reg_map_ip_v1[] = {
227 [OMAP_I2C_REV_REG] = 0x00,
228 [OMAP_I2C_IE_REG] = 0x01,
229 [OMAP_I2C_STAT_REG] = 0x02,
230 [OMAP_I2C_IV_REG] = 0x03,
231 [OMAP_I2C_WE_REG] = 0x03,
232 [OMAP_I2C_SYSS_REG] = 0x04,
233 [OMAP_I2C_BUF_REG] = 0x05,
234 [OMAP_I2C_CNT_REG] = 0x06,
235 [OMAP_I2C_DATA_REG] = 0x07,
236 [OMAP_I2C_SYSC_REG] = 0x08,
237 [OMAP_I2C_CON_REG] = 0x09,
238 [OMAP_I2C_OA_REG] = 0x0a,
239 [OMAP_I2C_SA_REG] = 0x0b,
240 [OMAP_I2C_PSC_REG] = 0x0c,
241 [OMAP_I2C_SCLL_REG] = 0x0d,
242 [OMAP_I2C_SCLH_REG] = 0x0e,
243 [OMAP_I2C_SYSTEST_REG] = 0x0f,
244 [OMAP_I2C_BUFSTAT_REG] = 0x10,
247 static const u8 reg_map_ip_v2[] = {
248 [OMAP_I2C_REV_REG] = 0x04,
249 [OMAP_I2C_IE_REG] = 0x2c,
250 [OMAP_I2C_STAT_REG] = 0x28,
251 [OMAP_I2C_IV_REG] = 0x34,
252 [OMAP_I2C_WE_REG] = 0x34,
253 [OMAP_I2C_SYSS_REG] = 0x90,
254 [OMAP_I2C_BUF_REG] = 0x94,
255 [OMAP_I2C_CNT_REG] = 0x98,
256 [OMAP_I2C_DATA_REG] = 0x9c,
257 [OMAP_I2C_SYSC_REG] = 0x10,
258 [OMAP_I2C_CON_REG] = 0xa4,
259 [OMAP_I2C_OA_REG] = 0xa8,
260 [OMAP_I2C_SA_REG] = 0xac,
261 [OMAP_I2C_PSC_REG] = 0xb0,
262 [OMAP_I2C_SCLL_REG] = 0xb4,
263 [OMAP_I2C_SCLH_REG] = 0xb8,
264 [OMAP_I2C_SYSTEST_REG] = 0xbC,
265 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
266 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
267 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
268 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
269 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
270 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
273 static inline void omap_i2c_write_reg(struct omap_i2c_dev *omap,
276 writew_relaxed(val, omap->base +
277 (omap->regs[reg] << omap->reg_shift));
280 static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *omap, int reg)
282 return readw_relaxed(omap->base +
283 (omap->regs[reg] << omap->reg_shift));
286 static void __omap_i2c_init(struct omap_i2c_dev *omap)
289 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
291 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
292 omap_i2c_write_reg(omap, OMAP_I2C_PSC_REG, omap->pscstate);
294 /* SCL low and high time values */
295 omap_i2c_write_reg(omap, OMAP_I2C_SCLL_REG, omap->scllstate);
296 omap_i2c_write_reg(omap, OMAP_I2C_SCLH_REG, omap->sclhstate);
297 if (omap->rev >= OMAP_I2C_REV_ON_3430_3530)
298 omap_i2c_write_reg(omap, OMAP_I2C_WE_REG, omap->westate);
300 /* Take the I2C module out of reset: */
301 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
304 * NOTE: right after setting CON_EN, STAT_BB could be 0 while the
305 * bus is busy. It will be changed to 1 on the next IP FCLK clock.
306 * udelay(1) will be enough to fix that.
310 * Don't write to this register if the IE state is 0 as it can
314 omap_i2c_write_reg(omap, OMAP_I2C_IE_REG, omap->iestate);
317 static int omap_i2c_reset(struct omap_i2c_dev *omap)
319 unsigned long timeout;
322 if (omap->rev >= OMAP_I2C_OMAP1_REV_2) {
323 sysc = omap_i2c_read_reg(omap, OMAP_I2C_SYSC_REG);
325 /* Disable I2C controller before soft reset */
326 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG,
327 omap_i2c_read_reg(omap, OMAP_I2C_CON_REG) &
330 omap_i2c_write_reg(omap, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
331 /* For some reason we need to set the EN bit before the
332 * reset done bit gets set. */
333 timeout = jiffies + OMAP_I2C_TIMEOUT;
334 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
335 while (!(omap_i2c_read_reg(omap, OMAP_I2C_SYSS_REG) &
336 SYSS_RESETDONE_MASK)) {
337 if (time_after(jiffies, timeout)) {
338 dev_warn(omap->dev, "timeout waiting "
339 "for controller reset\n");
345 /* SYSC register is cleared by the reset; rewrite it */
346 omap_i2c_write_reg(omap, OMAP_I2C_SYSC_REG, sysc);
348 if (omap->rev > OMAP_I2C_REV_ON_3430_3530) {
349 /* Schedule I2C-bus monitoring on the next transfer */
357 static int omap_i2c_init(struct omap_i2c_dev *omap)
359 u16 psc = 0, scll = 0, sclh = 0;
360 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
361 unsigned long fclk_rate = 12000000;
362 unsigned long internal_clk = 0;
365 if (omap->rev >= OMAP_I2C_REV_ON_3430_3530) {
367 * Enabling all wakup sources to stop I2C freezing on
369 * REVISIT: Some wkup sources might not be needed.
371 omap->westate = OMAP_I2C_WE_ALL;
374 if (omap->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
376 * The I2C functional clock is the armxor_ck, so there's
377 * no need to get "armxor_ck" separately. Now, if OMAP2420
378 * always returns 12MHz for the functional clock, we can
379 * do this bit unconditionally.
381 fclk = clk_get(omap->dev, "fck");
382 fclk_rate = clk_get_rate(fclk);
385 /* TRM for 5912 says the I2C clock must be prescaled to be
386 * between 7 - 12 MHz. The XOR input clock is typically
387 * 12, 13 or 19.2 MHz. So we should have code that produces:
389 * XOR MHz Divider Prescaler
394 if (fclk_rate > 12000000)
395 psc = fclk_rate / 12000000;
398 if (!(omap->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
401 * HSI2C controller internal clk rate should be 19.2 Mhz for
402 * HS and for all modes on 2430. On 34xx we can use lower rate
403 * to get longer filter period for better noise suppression.
404 * The filter is iclk (fclk for HS) period.
406 if (omap->speed > 400 ||
407 omap->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
408 internal_clk = 19200;
409 else if (omap->speed > 100)
413 fclk = clk_get(omap->dev, "fck");
414 fclk_rate = clk_get_rate(fclk) / 1000;
417 /* Compute prescaler divisor */
418 psc = fclk_rate / internal_clk;
421 /* If configured for High Speed */
422 if (omap->speed > 400) {
425 /* For first phase of HS mode */
426 scl = internal_clk / 400;
427 fsscll = scl - (scl / 3) - 7;
428 fssclh = (scl / 3) - 5;
430 /* For second phase of HS mode */
431 scl = fclk_rate / omap->speed;
432 hsscll = scl - (scl / 3) - 7;
433 hssclh = (scl / 3) - 5;
434 } else if (omap->speed > 100) {
438 scl = internal_clk / omap->speed;
439 fsscll = scl - (scl / 3) - 7;
440 fssclh = (scl / 3) - 5;
443 fsscll = internal_clk / (omap->speed * 2) - 7;
444 fssclh = internal_clk / (omap->speed * 2) - 5;
446 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
447 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
449 /* Program desired operating rate */
450 fclk_rate /= (psc + 1) * 1000;
453 scll = fclk_rate / (omap->speed * 2) - 7 + psc;
454 sclh = fclk_rate / (omap->speed * 2) - 7 + psc;
457 omap->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
458 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
459 OMAP_I2C_IE_AL) | ((omap->fifo_size) ?
460 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
462 omap->pscstate = psc;
463 omap->scllstate = scll;
464 omap->sclhstate = sclh;
466 if (omap->rev <= OMAP_I2C_REV_ON_3430_3530) {
467 /* Not implemented */
471 __omap_i2c_init(omap);
477 * Waiting on Bus Busy
479 static int omap_i2c_wait_for_bb(struct omap_i2c_dev *omap)
481 unsigned long timeout;
483 timeout = jiffies + OMAP_I2C_TIMEOUT;
484 while (omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
485 if (time_after(jiffies, timeout))
486 return i2c_recover_bus(&omap->adapter);
494 * Wait while BB-bit doesn't reflect the I2C bus state
496 * In a multimaster environment, after IP software reset, BB-bit value doesn't
497 * correspond to the current bus state. It may happen what BB-bit will be 0,
498 * while the bus is busy due to another I2C master activity.
499 * Here are BB-bit values after reset:
505 * Later, if IP detect SDA=0 and SCL=1 (ACK) or SDA 1->0 while SCL=1 (START)
506 * combinations on the bus, it set BB-bit to 1.
507 * If IP detect SDA 0->1 while SCL=1 (STOP) combination on the bus,
508 * it set BB-bit to 0 and BF to 1.
509 * BB and BF bits correctly tracks the bus state while IP is suspended
510 * BB bit became valid on the next FCLK clock after CON_EN bit set
513 * 1. Any transfer started when BB=0 and bus is busy wouldn't be
514 * completed by IP and results in controller timeout.
515 * 2. Any transfer started when BB=0 and SCL=0 results in IP
516 * starting to drive SDA low. In that case IP corrupt data
518 * 3. Any transfer started in the middle of another master's transfer
519 * results in unpredictable results and data corruption
521 static int omap_i2c_wait_for_bb_valid(struct omap_i2c_dev *omap)
523 unsigned long bus_free_timeout = 0;
524 unsigned long timeout;
531 timeout = jiffies + OMAP_I2C_TIMEOUT;
533 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
535 * We will see BB or BF event in a case IP had detected any
536 * activity on the I2C bus. Now IP correctly tracks the bus
537 * state. BB-bit value is valid.
539 if (stat & (OMAP_I2C_STAT_BB | OMAP_I2C_STAT_BF))
543 * Otherwise, we must look signals on the bus to make
544 * the right decision.
546 systest = omap_i2c_read_reg(omap, OMAP_I2C_SYSTEST_REG);
547 if ((systest & OMAP_I2C_SYSTEST_SCL_I_FUNC) &&
548 (systest & OMAP_I2C_SYSTEST_SDA_I_FUNC)) {
550 bus_free_timeout = jiffies +
551 OMAP_I2C_BUS_FREE_TIMEOUT;
556 * SDA and SCL lines was high for 10 ms without bus
557 * activity detected. The bus is free. Consider
558 * BB-bit value is valid.
560 if (time_after(jiffies, bus_free_timeout))
566 if (time_after(jiffies, timeout)) {
567 dev_warn(omap->dev, "timeout waiting for bus ready\n");
578 static void omap_i2c_resize_fifo(struct omap_i2c_dev *omap, u8 size, bool is_rx)
582 if (omap->flags & OMAP_I2C_FLAG_NO_FIFO)
586 * Set up notification threshold based on message size. We're doing
587 * this to try and avoid draining feature as much as possible. Whenever
588 * we have big messages to transfer (bigger than our total fifo size)
589 * then we might use draining feature to transfer the remaining bytes.
592 omap->threshold = clamp(size, (u8) 1, omap->fifo_size);
594 buf = omap_i2c_read_reg(omap, OMAP_I2C_BUF_REG);
597 /* Clear RX Threshold */
599 buf |= ((omap->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
601 /* Clear TX Threshold */
603 buf |= (omap->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
606 omap_i2c_write_reg(omap, OMAP_I2C_BUF_REG, buf);
608 if (omap->rev < OMAP_I2C_REV_ON_3630)
609 omap->b_hw = 1; /* Enable hardware fixes */
611 /* calculate wakeup latency constraint for MPU */
612 if (omap->set_mpu_wkup_lat != NULL)
613 omap->latency = (1000000 * omap->threshold) /
614 (1000 * omap->speed / 8);
618 * Low level master read/write transaction.
620 static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
621 struct i2c_msg *msg, int stop)
623 struct omap_i2c_dev *omap = i2c_get_adapdata(adap);
624 unsigned long timeout;
627 dev_dbg(omap->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
628 msg->addr, msg->len, msg->flags, stop);
633 omap->receiver = !!(msg->flags & I2C_M_RD);
634 omap_i2c_resize_fifo(omap, msg->len, omap->receiver);
636 omap_i2c_write_reg(omap, OMAP_I2C_SA_REG, msg->addr);
638 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
639 omap->buf = msg->buf;
640 omap->buf_len = msg->len;
642 /* make sure writes to omap->buf_len are ordered */
645 omap_i2c_write_reg(omap, OMAP_I2C_CNT_REG, omap->buf_len);
647 /* Clear the FIFO Buffers */
648 w = omap_i2c_read_reg(omap, OMAP_I2C_BUF_REG);
649 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
650 omap_i2c_write_reg(omap, OMAP_I2C_BUF_REG, w);
652 reinit_completion(&omap->cmd_complete);
655 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
657 /* High speed configuration */
658 if (omap->speed > 400)
659 w |= OMAP_I2C_CON_OPMODE_HS;
661 if (msg->flags & I2C_M_STOP)
663 if (msg->flags & I2C_M_TEN)
664 w |= OMAP_I2C_CON_XA;
665 if (!(msg->flags & I2C_M_RD))
666 w |= OMAP_I2C_CON_TRX;
668 if (!omap->b_hw && stop)
669 w |= OMAP_I2C_CON_STP;
671 * NOTE: STAT_BB bit could became 1 here if another master occupy
672 * the bus. IP successfully complete transfer when the bus will be
673 * free again (BB reset to 0).
675 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
678 * Don't write stt and stp together on some hardware.
680 if (omap->b_hw && stop) {
681 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
682 u16 con = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
683 while (con & OMAP_I2C_CON_STT) {
684 con = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
686 /* Let the user know if i2c is in a bad state */
687 if (time_after(jiffies, delay)) {
688 dev_err(omap->dev, "controller timed out "
689 "waiting for start condition to finish\n");
695 w |= OMAP_I2C_CON_STP;
696 w &= ~OMAP_I2C_CON_STT;
697 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
701 * REVISIT: We should abort the transfer on signals, but the bus goes
702 * into arbitration and we're currently unable to recover from it.
704 timeout = wait_for_completion_timeout(&omap->cmd_complete,
707 dev_err(omap->dev, "controller timed out\n");
708 omap_i2c_reset(omap);
709 __omap_i2c_init(omap);
713 if (likely(!omap->cmd_err))
716 /* We have an error */
717 if (omap->cmd_err & (OMAP_I2C_STAT_ROVR | OMAP_I2C_STAT_XUDF)) {
718 omap_i2c_reset(omap);
719 __omap_i2c_init(omap);
723 if (omap->cmd_err & OMAP_I2C_STAT_AL)
726 if (omap->cmd_err & OMAP_I2C_STAT_NACK) {
727 if (msg->flags & I2C_M_IGNORE_NAK)
730 w = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
731 w |= OMAP_I2C_CON_STP;
732 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
740 * Prepare controller for a transaction and call omap_i2c_xfer_msg
741 * to do the work during IRQ processing.
744 omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
746 struct omap_i2c_dev *omap = i2c_get_adapdata(adap);
750 r = pm_runtime_get_sync(omap->dev);
754 r = omap_i2c_wait_for_bb_valid(omap);
758 r = omap_i2c_wait_for_bb(omap);
762 if (omap->set_mpu_wkup_lat != NULL)
763 omap->set_mpu_wkup_lat(omap->dev, omap->latency);
765 for (i = 0; i < num; i++) {
766 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
774 omap_i2c_wait_for_bb(omap);
776 if (omap->set_mpu_wkup_lat != NULL)
777 omap->set_mpu_wkup_lat(omap->dev, -1);
780 pm_runtime_mark_last_busy(omap->dev);
781 pm_runtime_put_autosuspend(omap->dev);
786 omap_i2c_func(struct i2c_adapter *adap)
788 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
789 I2C_FUNC_PROTOCOL_MANGLING;
793 omap_i2c_complete_cmd(struct omap_i2c_dev *omap, u16 err)
795 omap->cmd_err |= err;
796 complete(&omap->cmd_complete);
800 omap_i2c_ack_stat(struct omap_i2c_dev *omap, u16 stat)
802 omap_i2c_write_reg(omap, OMAP_I2C_STAT_REG, stat);
805 static inline void i2c_omap_errata_i207(struct omap_i2c_dev *omap, u16 stat)
808 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
809 * Not applicable for OMAP4.
810 * Under certain rare conditions, RDR could be set again
811 * when the bus is busy, then ignore the interrupt and
812 * clear the interrupt.
814 if (stat & OMAP_I2C_STAT_RDR) {
815 /* Step 1: If RDR is set, clear it */
816 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
819 if (!(omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG)
820 & OMAP_I2C_STAT_BB)) {
823 if (omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG)
824 & OMAP_I2C_STAT_RDR) {
825 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
826 dev_dbg(omap->dev, "RDR when bus is busy.\n");
833 /* rev1 devices are apparently only on some 15xx */
834 #ifdef CONFIG_ARCH_OMAP15XX
837 omap_i2c_omap1_isr(int this_irq, void *dev_id)
839 struct omap_i2c_dev *omap = dev_id;
842 if (pm_runtime_suspended(omap->dev))
845 iv = omap_i2c_read_reg(omap, OMAP_I2C_IV_REG);
847 case 0x00: /* None */
849 case 0x01: /* Arbitration lost */
850 dev_err(omap->dev, "Arbitration lost\n");
851 omap_i2c_complete_cmd(omap, OMAP_I2C_STAT_AL);
853 case 0x02: /* No acknowledgement */
854 omap_i2c_complete_cmd(omap, OMAP_I2C_STAT_NACK);
855 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
857 case 0x03: /* Register access ready */
858 omap_i2c_complete_cmd(omap, 0);
860 case 0x04: /* Receive data ready */
862 w = omap_i2c_read_reg(omap, OMAP_I2C_DATA_REG);
866 *omap->buf++ = w >> 8;
870 dev_err(omap->dev, "RRDY IRQ while no data requested\n");
872 case 0x05: /* Transmit data ready */
877 w |= *omap->buf++ << 8;
880 omap_i2c_write_reg(omap, OMAP_I2C_DATA_REG, w);
882 dev_err(omap->dev, "XRDY IRQ while no data to send\n");
891 #define omap_i2c_omap1_isr NULL
895 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
896 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
897 * them from the memory to the I2C interface.
899 static int errata_omap3_i462(struct omap_i2c_dev *omap)
901 unsigned long timeout = 10000;
905 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
906 if (stat & OMAP_I2C_STAT_XUDF)
909 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
910 omap_i2c_ack_stat(omap, (OMAP_I2C_STAT_XRDY |
912 if (stat & OMAP_I2C_STAT_NACK) {
913 omap->cmd_err |= OMAP_I2C_STAT_NACK;
914 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_NACK);
917 if (stat & OMAP_I2C_STAT_AL) {
918 dev_err(omap->dev, "Arbitration lost\n");
919 omap->cmd_err |= OMAP_I2C_STAT_AL;
920 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_AL);
930 dev_err(omap->dev, "timeout waiting on XUDF bit\n");
937 static void omap_i2c_receive_data(struct omap_i2c_dev *omap, u8 num_bytes,
942 while (num_bytes--) {
943 w = omap_i2c_read_reg(omap, OMAP_I2C_DATA_REG);
948 * Data reg in 2430, omap3 and
949 * omap4 is 8 bit wide
951 if (omap->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
952 *omap->buf++ = w >> 8;
958 static int omap_i2c_transmit_data(struct omap_i2c_dev *omap, u8 num_bytes,
963 while (num_bytes--) {
968 * Data reg in 2430, omap3 and
969 * omap4 is 8 bit wide
971 if (omap->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
972 w |= *omap->buf++ << 8;
976 if (omap->errata & I2C_OMAP_ERRATA_I462) {
979 ret = errata_omap3_i462(omap);
984 omap_i2c_write_reg(omap, OMAP_I2C_DATA_REG, w);
991 omap_i2c_isr(int irq, void *dev_id)
993 struct omap_i2c_dev *omap = dev_id;
994 irqreturn_t ret = IRQ_HANDLED;
998 spin_lock(&omap->lock);
999 mask = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
1000 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
1003 ret = IRQ_WAKE_THREAD;
1005 spin_unlock(&omap->lock);
1011 omap_i2c_isr_thread(int this_irq, void *dev_id)
1013 struct omap_i2c_dev *omap = dev_id;
1014 unsigned long flags;
1017 int err = 0, count = 0;
1019 spin_lock_irqsave(&omap->lock, flags);
1021 bits = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
1022 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
1025 /* If we're in receiver mode, ignore XDR/XRDY */
1027 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
1029 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
1032 /* my work here is done */
1036 dev_dbg(omap->dev, "IRQ (ISR = 0x%04x)\n", stat);
1037 if (count++ == 100) {
1038 dev_warn(omap->dev, "Too much work in one IRQ\n");
1042 if (stat & OMAP_I2C_STAT_NACK) {
1043 err |= OMAP_I2C_STAT_NACK;
1044 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_NACK);
1047 if (stat & OMAP_I2C_STAT_AL) {
1048 dev_err(omap->dev, "Arbitration lost\n");
1049 err |= OMAP_I2C_STAT_AL;
1050 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_AL);
1054 * ProDB0017052: Clear ARDY bit twice
1056 if (stat & OMAP_I2C_STAT_ARDY)
1057 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_ARDY);
1059 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
1060 OMAP_I2C_STAT_AL)) {
1061 omap_i2c_ack_stat(omap, (OMAP_I2C_STAT_RRDY |
1063 OMAP_I2C_STAT_XRDY |
1065 OMAP_I2C_STAT_ARDY));
1069 if (stat & OMAP_I2C_STAT_RDR) {
1072 if (omap->fifo_size)
1073 num_bytes = omap->buf_len;
1075 if (omap->errata & I2C_OMAP_ERRATA_I207) {
1076 i2c_omap_errata_i207(omap, stat);
1077 num_bytes = (omap_i2c_read_reg(omap,
1078 OMAP_I2C_BUFSTAT_REG) >> 8) & 0x3F;
1081 omap_i2c_receive_data(omap, num_bytes, true);
1082 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
1086 if (stat & OMAP_I2C_STAT_RRDY) {
1089 if (omap->threshold)
1090 num_bytes = omap->threshold;
1092 omap_i2c_receive_data(omap, num_bytes, false);
1093 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RRDY);
1097 if (stat & OMAP_I2C_STAT_XDR) {
1101 if (omap->fifo_size)
1102 num_bytes = omap->buf_len;
1104 ret = omap_i2c_transmit_data(omap, num_bytes, true);
1108 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XDR);
1112 if (stat & OMAP_I2C_STAT_XRDY) {
1116 if (omap->threshold)
1117 num_bytes = omap->threshold;
1119 ret = omap_i2c_transmit_data(omap, num_bytes, false);
1123 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XRDY);
1127 if (stat & OMAP_I2C_STAT_ROVR) {
1128 dev_err(omap->dev, "Receive overrun\n");
1129 err |= OMAP_I2C_STAT_ROVR;
1130 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_ROVR);
1134 if (stat & OMAP_I2C_STAT_XUDF) {
1135 dev_err(omap->dev, "Transmit underflow\n");
1136 err |= OMAP_I2C_STAT_XUDF;
1137 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XUDF);
1142 omap_i2c_complete_cmd(omap, err);
1145 spin_unlock_irqrestore(&omap->lock, flags);
1150 static const struct i2c_algorithm omap_i2c_algo = {
1151 .master_xfer = omap_i2c_xfer,
1152 .functionality = omap_i2c_func,
1156 static struct omap_i2c_bus_platform_data omap2420_pdata = {
1157 .rev = OMAP_I2C_IP_VERSION_1,
1158 .flags = OMAP_I2C_FLAG_NO_FIFO |
1159 OMAP_I2C_FLAG_SIMPLE_CLOCK |
1160 OMAP_I2C_FLAG_16BIT_DATA_REG |
1161 OMAP_I2C_FLAG_BUS_SHIFT_2,
1164 static struct omap_i2c_bus_platform_data omap2430_pdata = {
1165 .rev = OMAP_I2C_IP_VERSION_1,
1166 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2 |
1167 OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
1170 static struct omap_i2c_bus_platform_data omap3_pdata = {
1171 .rev = OMAP_I2C_IP_VERSION_1,
1172 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
1175 static struct omap_i2c_bus_platform_data omap4_pdata = {
1176 .rev = OMAP_I2C_IP_VERSION_2,
1179 static const struct of_device_id omap_i2c_of_match[] = {
1181 .compatible = "ti,omap4-i2c",
1182 .data = &omap4_pdata,
1185 .compatible = "ti,omap3-i2c",
1186 .data = &omap3_pdata,
1189 .compatible = "ti,omap2430-i2c",
1190 .data = &omap2430_pdata,
1193 .compatible = "ti,omap2420-i2c",
1194 .data = &omap2420_pdata,
1198 MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1201 #define OMAP_I2C_SCHEME(rev) ((rev & 0xc000) >> 14)
1203 #define OMAP_I2C_REV_SCHEME_0_MAJOR(rev) (rev >> 4)
1204 #define OMAP_I2C_REV_SCHEME_0_MINOR(rev) (rev & 0xf)
1206 #define OMAP_I2C_REV_SCHEME_1_MAJOR(rev) ((rev & 0x0700) >> 7)
1207 #define OMAP_I2C_REV_SCHEME_1_MINOR(rev) (rev & 0x1f)
1208 #define OMAP_I2C_SCHEME_0 0
1209 #define OMAP_I2C_SCHEME_1 1
1211 static int omap_i2c_get_scl(struct i2c_adapter *adap)
1213 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1216 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1218 return reg & OMAP_I2C_SYSTEST_SCL_I_FUNC;
1221 static int omap_i2c_get_sda(struct i2c_adapter *adap)
1223 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1226 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1228 return reg & OMAP_I2C_SYSTEST_SDA_I_FUNC;
1231 static void omap_i2c_set_scl(struct i2c_adapter *adap, int val)
1233 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1236 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1238 reg |= OMAP_I2C_SYSTEST_SCL_O;
1240 reg &= ~OMAP_I2C_SYSTEST_SCL_O;
1241 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1244 static void omap_i2c_prepare_recovery(struct i2c_adapter *adap)
1246 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1249 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1250 /* enable test mode */
1251 reg |= OMAP_I2C_SYSTEST_ST_EN;
1252 /* select SDA/SCL IO mode */
1253 reg |= 3 << OMAP_I2C_SYSTEST_TMODE_SHIFT;
1254 /* set SCL to high-impedance state (reset value is 0) */
1255 reg |= OMAP_I2C_SYSTEST_SCL_O;
1256 /* set SDA to high-impedance state (reset value is 0) */
1257 reg |= OMAP_I2C_SYSTEST_SDA_O;
1258 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1261 static void omap_i2c_unprepare_recovery(struct i2c_adapter *adap)
1263 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1266 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1267 /* restore reset values */
1268 reg &= ~OMAP_I2C_SYSTEST_ST_EN;
1269 reg &= ~OMAP_I2C_SYSTEST_TMODE_MASK;
1270 reg &= ~OMAP_I2C_SYSTEST_SCL_O;
1271 reg &= ~OMAP_I2C_SYSTEST_SDA_O;
1272 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1275 static struct i2c_bus_recovery_info omap_i2c_bus_recovery_info = {
1276 .get_scl = omap_i2c_get_scl,
1277 .get_sda = omap_i2c_get_sda,
1278 .set_scl = omap_i2c_set_scl,
1279 .prepare_recovery = omap_i2c_prepare_recovery,
1280 .unprepare_recovery = omap_i2c_unprepare_recovery,
1281 .recover_bus = i2c_generic_scl_recovery,
1285 omap_i2c_probe(struct platform_device *pdev)
1287 struct omap_i2c_dev *omap;
1288 struct i2c_adapter *adap;
1289 struct resource *mem;
1290 const struct omap_i2c_bus_platform_data *pdata =
1291 dev_get_platdata(&pdev->dev);
1292 struct device_node *node = pdev->dev.of_node;
1293 const struct of_device_id *match;
1299 irq = platform_get_irq(pdev, 0);
1301 dev_err(&pdev->dev, "no irq resource?\n");
1305 omap = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
1309 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1310 omap->base = devm_ioremap_resource(&pdev->dev, mem);
1311 if (IS_ERR(omap->base))
1312 return PTR_ERR(omap->base);
1314 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
1316 u32 freq = 100000; /* default to 100000 Hz */
1318 pdata = match->data;
1319 omap->flags = pdata->flags;
1321 of_property_read_u32(node, "clock-frequency", &freq);
1322 /* convert DT freq value in Hz into kHz for speed */
1323 omap->speed = freq / 1000;
1324 } else if (pdata != NULL) {
1325 omap->speed = pdata->clkrate;
1326 omap->flags = pdata->flags;
1327 omap->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
1330 omap->dev = &pdev->dev;
1333 spin_lock_init(&omap->lock);
1335 platform_set_drvdata(pdev, omap);
1336 init_completion(&omap->cmd_complete);
1338 omap->reg_shift = (omap->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
1340 pm_runtime_enable(omap->dev);
1341 pm_runtime_set_autosuspend_delay(omap->dev, OMAP_I2C_PM_TIMEOUT);
1342 pm_runtime_use_autosuspend(omap->dev);
1344 r = pm_runtime_get_sync(omap->dev);
1349 * Read the Rev hi bit-[15:14] ie scheme this is 1 indicates ver2.
1350 * On omap1/3/2 Offset 4 is IE Reg the bit [15:14] is 0 at reset.
1351 * Also since the omap_i2c_read_reg uses reg_map_ip_* a
1352 * readw_relaxed is done.
1354 rev = readw_relaxed(omap->base + 0x04);
1356 omap->scheme = OMAP_I2C_SCHEME(rev);
1357 switch (omap->scheme) {
1358 case OMAP_I2C_SCHEME_0:
1359 omap->regs = (u8 *)reg_map_ip_v1;
1360 omap->rev = omap_i2c_read_reg(omap, OMAP_I2C_REV_REG);
1361 minor = OMAP_I2C_REV_SCHEME_0_MAJOR(omap->rev);
1362 major = OMAP_I2C_REV_SCHEME_0_MAJOR(omap->rev);
1364 case OMAP_I2C_SCHEME_1:
1367 omap->regs = (u8 *)reg_map_ip_v2;
1369 omap_i2c_read_reg(omap, OMAP_I2C_IP_V2_REVNB_LO);
1370 minor = OMAP_I2C_REV_SCHEME_1_MINOR(rev);
1371 major = OMAP_I2C_REV_SCHEME_1_MAJOR(rev);
1377 if (omap->rev >= OMAP_I2C_REV_ON_2430 &&
1378 omap->rev < OMAP_I2C_REV_ON_4430_PLUS)
1379 omap->errata |= I2C_OMAP_ERRATA_I207;
1381 if (omap->rev <= OMAP_I2C_REV_ON_3430_3530)
1382 omap->errata |= I2C_OMAP_ERRATA_I462;
1384 if (!(omap->flags & OMAP_I2C_FLAG_NO_FIFO)) {
1387 /* Set up the fifo size - Get total size */
1388 s = (omap_i2c_read_reg(omap, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1389 omap->fifo_size = 0x8 << s;
1392 * Set up notification threshold as half the total available
1393 * size. This is to ensure that we can handle the status on int
1394 * call back latencies.
1397 omap->fifo_size = (omap->fifo_size / 2);
1399 if (omap->rev < OMAP_I2C_REV_ON_3630)
1400 omap->b_hw = 1; /* Enable hardware fixes */
1402 /* calculate wakeup latency constraint for MPU */
1403 if (omap->set_mpu_wkup_lat != NULL)
1404 omap->latency = (1000000 * omap->fifo_size) /
1405 (1000 * omap->speed / 8);
1408 /* reset ASAP, clearing any IRQs */
1409 omap_i2c_init(omap);
1411 if (omap->rev < OMAP_I2C_OMAP1_REV_2)
1412 r = devm_request_irq(&pdev->dev, omap->irq, omap_i2c_omap1_isr,
1413 IRQF_NO_SUSPEND, pdev->name, omap);
1415 r = devm_request_threaded_irq(&pdev->dev, omap->irq,
1416 omap_i2c_isr, omap_i2c_isr_thread,
1417 IRQF_NO_SUSPEND | IRQF_ONESHOT,
1421 dev_err(omap->dev, "failure requesting irq %i\n", omap->irq);
1422 goto err_unuse_clocks;
1425 adap = &omap->adapter;
1426 i2c_set_adapdata(adap, omap);
1427 adap->owner = THIS_MODULE;
1428 adap->class = I2C_CLASS_DEPRECATED;
1429 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
1430 adap->algo = &omap_i2c_algo;
1431 adap->dev.parent = &pdev->dev;
1432 adap->dev.of_node = pdev->dev.of_node;
1433 adap->bus_recovery_info = &omap_i2c_bus_recovery_info;
1435 /* i2c device drivers may be active on return from add_adapter() */
1436 adap->nr = pdev->id;
1437 r = i2c_add_numbered_adapter(adap);
1439 dev_err(omap->dev, "failure adding adapter\n");
1440 goto err_unuse_clocks;
1443 dev_info(omap->dev, "bus %d rev%d.%d at %d kHz\n", adap->nr,
1444 major, minor, omap->speed);
1446 pm_runtime_mark_last_busy(omap->dev);
1447 pm_runtime_put_autosuspend(omap->dev);
1452 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
1453 pm_runtime_dont_use_autosuspend(omap->dev);
1454 pm_runtime_put_sync(omap->dev);
1455 pm_runtime_disable(&pdev->dev);
1461 static int omap_i2c_remove(struct platform_device *pdev)
1463 struct omap_i2c_dev *omap = platform_get_drvdata(pdev);
1466 i2c_del_adapter(&omap->adapter);
1467 ret = pm_runtime_get_sync(&pdev->dev);
1471 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
1472 pm_runtime_dont_use_autosuspend(&pdev->dev);
1473 pm_runtime_put_sync(&pdev->dev);
1474 pm_runtime_disable(&pdev->dev);
1479 static int omap_i2c_runtime_suspend(struct device *dev)
1481 struct omap_i2c_dev *omap = dev_get_drvdata(dev);
1483 omap->iestate = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
1485 if (omap->scheme == OMAP_I2C_SCHEME_0)
1486 omap_i2c_write_reg(omap, OMAP_I2C_IE_REG, 0);
1488 omap_i2c_write_reg(omap, OMAP_I2C_IP_V2_IRQENABLE_CLR,
1489 OMAP_I2C_IP_V2_INTERRUPTS_MASK);
1491 if (omap->rev < OMAP_I2C_OMAP1_REV_2) {
1492 omap_i2c_read_reg(omap, OMAP_I2C_IV_REG); /* Read clears */
1494 omap_i2c_write_reg(omap, OMAP_I2C_STAT_REG, omap->iestate);
1496 /* Flush posted write */
1497 omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
1500 pinctrl_pm_select_sleep_state(dev);
1505 static int omap_i2c_runtime_resume(struct device *dev)
1507 struct omap_i2c_dev *omap = dev_get_drvdata(dev);
1509 pinctrl_pm_select_default_state(dev);
1514 __omap_i2c_init(omap);
1519 static struct dev_pm_ops omap_i2c_pm_ops = {
1520 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1521 omap_i2c_runtime_resume, NULL)
1523 #define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1525 #define OMAP_I2C_PM_OPS NULL
1526 #endif /* CONFIG_PM */
1528 static struct platform_driver omap_i2c_driver = {
1529 .probe = omap_i2c_probe,
1530 .remove = omap_i2c_remove,
1533 .pm = OMAP_I2C_PM_OPS,
1534 .of_match_table = of_match_ptr(omap_i2c_of_match),
1538 /* I2C may be needed to bring up other drivers */
1540 omap_i2c_init_driver(void)
1542 return platform_driver_register(&omap_i2c_driver);
1544 subsys_initcall(omap_i2c_init_driver);
1546 static void __exit omap_i2c_exit_driver(void)
1548 platform_driver_unregister(&omap_i2c_driver);
1550 module_exit(omap_i2c_exit_driver);
1552 MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1553 MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1554 MODULE_LICENSE("GPL");
1555 MODULE_ALIAS("platform:omap_i2c");