1 /*******************************************************************************
3 * Intel Ethernet Controller XL710 Family Linux Driver
4 * Copyright(c) 2013 - 2014 Intel Corporation.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 ******************************************************************************/
27 #include "i40e_status.h"
28 #include "i40e_type.h"
29 #include "i40e_register.h"
30 #include "i40e_adminq.h"
31 #include "i40e_prototype.h"
33 static void i40e_resume_aq(struct i40e_hw *hw);
36 * i40e_is_nvm_update_op - return true if this is an NVM update operation
37 * @desc: API request descriptor
39 static inline bool i40e_is_nvm_update_op(struct i40e_aq_desc *desc)
41 return (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_erase)) ||
42 (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_update));
46 * i40e_adminq_init_regs - Initialize AdminQ registers
47 * @hw: pointer to the hardware structure
49 * This assumes the alloc_asq and alloc_arq functions have already been called
51 static void i40e_adminq_init_regs(struct i40e_hw *hw)
53 /* set head and tail registers in our local struct */
55 hw->aq.asq.tail = I40E_VF_ATQT1;
56 hw->aq.asq.head = I40E_VF_ATQH1;
57 hw->aq.asq.len = I40E_VF_ATQLEN1;
58 hw->aq.asq.bal = I40E_VF_ATQBAL1;
59 hw->aq.asq.bah = I40E_VF_ATQBAH1;
60 hw->aq.arq.tail = I40E_VF_ARQT1;
61 hw->aq.arq.head = I40E_VF_ARQH1;
62 hw->aq.arq.len = I40E_VF_ARQLEN1;
63 hw->aq.arq.bal = I40E_VF_ARQBAL1;
64 hw->aq.arq.bah = I40E_VF_ARQBAH1;
66 hw->aq.asq.tail = I40E_PF_ATQT;
67 hw->aq.asq.head = I40E_PF_ATQH;
68 hw->aq.asq.len = I40E_PF_ATQLEN;
69 hw->aq.asq.bal = I40E_PF_ATQBAL;
70 hw->aq.asq.bah = I40E_PF_ATQBAH;
71 hw->aq.arq.tail = I40E_PF_ARQT;
72 hw->aq.arq.head = I40E_PF_ARQH;
73 hw->aq.arq.len = I40E_PF_ARQLEN;
74 hw->aq.arq.bal = I40E_PF_ARQBAL;
75 hw->aq.arq.bah = I40E_PF_ARQBAH;
80 * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings
81 * @hw: pointer to the hardware structure
83 static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw)
87 ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf,
89 (hw->aq.num_asq_entries *
90 sizeof(struct i40e_aq_desc)),
91 I40E_ADMINQ_DESC_ALIGNMENT);
95 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf,
96 (hw->aq.num_asq_entries *
97 sizeof(struct i40e_asq_cmd_details)));
99 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
107 * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings
108 * @hw: pointer to the hardware structure
110 static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw)
112 i40e_status ret_code;
114 ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf,
116 (hw->aq.num_arq_entries *
117 sizeof(struct i40e_aq_desc)),
118 I40E_ADMINQ_DESC_ALIGNMENT);
124 * i40e_free_adminq_asq - Free Admin Queue send rings
125 * @hw: pointer to the hardware structure
127 * This assumes the posted send buffers have already been cleaned
130 static void i40e_free_adminq_asq(struct i40e_hw *hw)
132 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
136 * i40e_free_adminq_arq - Free Admin Queue receive rings
137 * @hw: pointer to the hardware structure
139 * This assumes the posted receive buffers have already been cleaned
142 static void i40e_free_adminq_arq(struct i40e_hw *hw)
144 i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
148 * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue
149 * @hw: pointer to the hardware structure
151 static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw)
153 i40e_status ret_code;
154 struct i40e_aq_desc *desc;
155 struct i40e_dma_mem *bi;
158 /* We'll be allocating the buffer info memory first, then we can
159 * allocate the mapped buffers for the event processing
162 /* buffer_info structures do not need alignment */
163 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head,
164 (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem)));
167 hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va;
169 /* allocate the mapped buffers */
170 for (i = 0; i < hw->aq.num_arq_entries; i++) {
171 bi = &hw->aq.arq.r.arq_bi[i];
172 ret_code = i40e_allocate_dma_mem(hw, bi,
175 I40E_ADMINQ_DESC_ALIGNMENT);
177 goto unwind_alloc_arq_bufs;
179 /* now configure the descriptors for use */
180 desc = I40E_ADMINQ_DESC(hw->aq.arq, i);
182 desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
183 if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
184 desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
186 /* This is in accordance with Admin queue design, there is no
187 * register for buffer size configuration
189 desc->datalen = cpu_to_le16((u16)bi->size);
191 desc->cookie_high = 0;
192 desc->cookie_low = 0;
193 desc->params.external.addr_high =
194 cpu_to_le32(upper_32_bits(bi->pa));
195 desc->params.external.addr_low =
196 cpu_to_le32(lower_32_bits(bi->pa));
197 desc->params.external.param0 = 0;
198 desc->params.external.param1 = 0;
204 unwind_alloc_arq_bufs:
205 /* don't try to free the one that failed... */
208 i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
209 i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
215 * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue
216 * @hw: pointer to the hardware structure
218 static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw)
220 i40e_status ret_code;
221 struct i40e_dma_mem *bi;
224 /* No mapped memory needed yet, just the buffer info structures */
225 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head,
226 (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem)));
229 hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va;
231 /* allocate the mapped buffers */
232 for (i = 0; i < hw->aq.num_asq_entries; i++) {
233 bi = &hw->aq.asq.r.asq_bi[i];
234 ret_code = i40e_allocate_dma_mem(hw, bi,
237 I40E_ADMINQ_DESC_ALIGNMENT);
239 goto unwind_alloc_asq_bufs;
244 unwind_alloc_asq_bufs:
245 /* don't try to free the one that failed... */
248 i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
249 i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
255 * i40e_free_arq_bufs - Free receive queue buffer info elements
256 * @hw: pointer to the hardware structure
258 static void i40e_free_arq_bufs(struct i40e_hw *hw)
262 /* free descriptors */
263 for (i = 0; i < hw->aq.num_arq_entries; i++)
264 i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
266 /* free the descriptor memory */
267 i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
269 /* free the dma header */
270 i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
274 * i40e_free_asq_bufs - Free send queue buffer info elements
275 * @hw: pointer to the hardware structure
277 static void i40e_free_asq_bufs(struct i40e_hw *hw)
281 /* only unmap if the address is non-NULL */
282 for (i = 0; i < hw->aq.num_asq_entries; i++)
283 if (hw->aq.asq.r.asq_bi[i].pa)
284 i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
286 /* free the buffer info list */
287 i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf);
289 /* free the descriptor memory */
290 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
292 /* free the dma header */
293 i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
297 * i40e_config_asq_regs - configure ASQ registers
298 * @hw: pointer to the hardware structure
300 * Configure base address and length registers for the transmit queue
302 static i40e_status i40e_config_asq_regs(struct i40e_hw *hw)
304 i40e_status ret_code = 0;
307 /* Clear Head and Tail */
308 wr32(hw, hw->aq.asq.head, 0);
309 wr32(hw, hw->aq.asq.tail, 0);
311 /* set starting point */
312 wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries |
313 I40E_PF_ATQLEN_ATQENABLE_MASK));
314 wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa));
315 wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa));
317 /* Check one register to verify that config was applied */
318 reg = rd32(hw, hw->aq.asq.bal);
319 if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa))
320 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
326 * i40e_config_arq_regs - ARQ register configuration
327 * @hw: pointer to the hardware structure
329 * Configure base address and length registers for the receive (event queue)
331 static i40e_status i40e_config_arq_regs(struct i40e_hw *hw)
333 i40e_status ret_code = 0;
336 /* Clear Head and Tail */
337 wr32(hw, hw->aq.arq.head, 0);
338 wr32(hw, hw->aq.arq.tail, 0);
340 /* set starting point */
341 wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries |
342 I40E_PF_ARQLEN_ARQENABLE_MASK));
343 wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa));
344 wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa));
346 /* Update tail in the HW to post pre-allocated buffers */
347 wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1);
349 /* Check one register to verify that config was applied */
350 reg = rd32(hw, hw->aq.arq.bal);
351 if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa))
352 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
358 * i40e_init_asq - main initialization routine for ASQ
359 * @hw: pointer to the hardware structure
361 * This is the main initialization routine for the Admin Send Queue
362 * Prior to calling this function, drivers *MUST* set the following fields
363 * in the hw->aq structure:
364 * - hw->aq.num_asq_entries
365 * - hw->aq.arq_buf_size
367 * Do *NOT* hold the lock when calling this as the memory allocation routines
368 * called are not going to be atomic context safe
370 static i40e_status i40e_init_asq(struct i40e_hw *hw)
372 i40e_status ret_code = 0;
374 if (hw->aq.asq.count > 0) {
375 /* queue already initialized */
376 ret_code = I40E_ERR_NOT_READY;
377 goto init_adminq_exit;
380 /* verify input for valid configuration */
381 if ((hw->aq.num_asq_entries == 0) ||
382 (hw->aq.asq_buf_size == 0)) {
383 ret_code = I40E_ERR_CONFIG;
384 goto init_adminq_exit;
387 hw->aq.asq.next_to_use = 0;
388 hw->aq.asq.next_to_clean = 0;
389 hw->aq.asq.count = hw->aq.num_asq_entries;
391 /* allocate the ring memory */
392 ret_code = i40e_alloc_adminq_asq_ring(hw);
394 goto init_adminq_exit;
396 /* allocate buffers in the rings */
397 ret_code = i40e_alloc_asq_bufs(hw);
399 goto init_adminq_free_rings;
401 /* initialize base registers */
402 ret_code = i40e_config_asq_regs(hw);
404 goto init_adminq_free_rings;
407 goto init_adminq_exit;
409 init_adminq_free_rings:
410 i40e_free_adminq_asq(hw);
417 * i40e_init_arq - initialize ARQ
418 * @hw: pointer to the hardware structure
420 * The main initialization routine for the Admin Receive (Event) Queue.
421 * Prior to calling this function, drivers *MUST* set the following fields
422 * in the hw->aq structure:
423 * - hw->aq.num_asq_entries
424 * - hw->aq.arq_buf_size
426 * Do *NOT* hold the lock when calling this as the memory allocation routines
427 * called are not going to be atomic context safe
429 static i40e_status i40e_init_arq(struct i40e_hw *hw)
431 i40e_status ret_code = 0;
433 if (hw->aq.arq.count > 0) {
434 /* queue already initialized */
435 ret_code = I40E_ERR_NOT_READY;
436 goto init_adminq_exit;
439 /* verify input for valid configuration */
440 if ((hw->aq.num_arq_entries == 0) ||
441 (hw->aq.arq_buf_size == 0)) {
442 ret_code = I40E_ERR_CONFIG;
443 goto init_adminq_exit;
446 hw->aq.arq.next_to_use = 0;
447 hw->aq.arq.next_to_clean = 0;
448 hw->aq.arq.count = hw->aq.num_arq_entries;
450 /* allocate the ring memory */
451 ret_code = i40e_alloc_adminq_arq_ring(hw);
453 goto init_adminq_exit;
455 /* allocate buffers in the rings */
456 ret_code = i40e_alloc_arq_bufs(hw);
458 goto init_adminq_free_rings;
460 /* initialize base registers */
461 ret_code = i40e_config_arq_regs(hw);
463 goto init_adminq_free_rings;
466 goto init_adminq_exit;
468 init_adminq_free_rings:
469 i40e_free_adminq_arq(hw);
476 * i40e_shutdown_asq - shutdown the ASQ
477 * @hw: pointer to the hardware structure
479 * The main shutdown routine for the Admin Send Queue
481 static i40e_status i40e_shutdown_asq(struct i40e_hw *hw)
483 i40e_status ret_code = 0;
485 if (hw->aq.asq.count == 0)
486 return I40E_ERR_NOT_READY;
488 /* Stop firmware AdminQ processing */
489 wr32(hw, hw->aq.asq.head, 0);
490 wr32(hw, hw->aq.asq.tail, 0);
491 wr32(hw, hw->aq.asq.len, 0);
492 wr32(hw, hw->aq.asq.bal, 0);
493 wr32(hw, hw->aq.asq.bah, 0);
495 /* make sure lock is available */
496 mutex_lock(&hw->aq.asq_mutex);
498 hw->aq.asq.count = 0; /* to indicate uninitialized queue */
500 /* free ring buffers */
501 i40e_free_asq_bufs(hw);
503 mutex_unlock(&hw->aq.asq_mutex);
509 * i40e_shutdown_arq - shutdown ARQ
510 * @hw: pointer to the hardware structure
512 * The main shutdown routine for the Admin Receive Queue
514 static i40e_status i40e_shutdown_arq(struct i40e_hw *hw)
516 i40e_status ret_code = 0;
518 if (hw->aq.arq.count == 0)
519 return I40E_ERR_NOT_READY;
521 /* Stop firmware AdminQ processing */
522 wr32(hw, hw->aq.arq.head, 0);
523 wr32(hw, hw->aq.arq.tail, 0);
524 wr32(hw, hw->aq.arq.len, 0);
525 wr32(hw, hw->aq.arq.bal, 0);
526 wr32(hw, hw->aq.arq.bah, 0);
528 /* make sure lock is available */
529 mutex_lock(&hw->aq.arq_mutex);
531 hw->aq.arq.count = 0; /* to indicate uninitialized queue */
533 /* free ring buffers */
534 i40e_free_arq_bufs(hw);
536 mutex_unlock(&hw->aq.arq_mutex);
542 * i40e_init_adminq - main initialization routine for Admin Queue
543 * @hw: pointer to the hardware structure
545 * Prior to calling this function, drivers *MUST* set the following fields
546 * in the hw->aq structure:
547 * - hw->aq.num_asq_entries
548 * - hw->aq.num_arq_entries
549 * - hw->aq.arq_buf_size
550 * - hw->aq.asq_buf_size
552 i40e_status i40e_init_adminq(struct i40e_hw *hw)
554 i40e_status ret_code;
555 u16 eetrack_lo, eetrack_hi;
558 /* verify input for valid configuration */
559 if ((hw->aq.num_arq_entries == 0) ||
560 (hw->aq.num_asq_entries == 0) ||
561 (hw->aq.arq_buf_size == 0) ||
562 (hw->aq.asq_buf_size == 0)) {
563 ret_code = I40E_ERR_CONFIG;
564 goto init_adminq_exit;
567 /* initialize locks */
568 mutex_init(&hw->aq.asq_mutex);
569 mutex_init(&hw->aq.arq_mutex);
571 /* Set up register offsets */
572 i40e_adminq_init_regs(hw);
574 /* setup ASQ command write back timeout */
575 hw->aq.asq_cmd_timeout = I40E_ASQ_CMD_TIMEOUT;
577 /* allocate the ASQ */
578 ret_code = i40e_init_asq(hw);
580 goto init_adminq_destroy_locks;
582 /* allocate the ARQ */
583 ret_code = i40e_init_arq(hw);
585 goto init_adminq_free_asq;
587 /* There are some cases where the firmware may not be quite ready
588 * for AdminQ operations, so we retry the AdminQ setup a few times
589 * if we see timeouts in this first AQ call.
592 ret_code = i40e_aq_get_firmware_version(hw,
599 if (ret_code != I40E_ERR_ADMIN_QUEUE_TIMEOUT)
604 } while (retry < 10);
605 if (ret_code != I40E_SUCCESS)
606 goto init_adminq_free_arq;
608 /* get the NVM version info */
609 i40e_read_nvm_word(hw, I40E_SR_NVM_DEV_STARTER_VERSION,
611 i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_LO, &eetrack_lo);
612 i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_HI, &eetrack_hi);
613 hw->nvm.eetrack = (eetrack_hi << 16) | eetrack_lo;
615 if (hw->aq.api_maj_ver > I40E_FW_API_VERSION_MAJOR) {
616 ret_code = I40E_ERR_FIRMWARE_API_VERSION;
617 goto init_adminq_free_arq;
620 /* pre-emptive resource lock release */
621 i40e_aq_release_resource(hw, I40E_NVM_RESOURCE_ID, 0, NULL);
622 hw->aq.nvm_release_on_done = false;
623 hw->nvmupd_state = I40E_NVMUPD_STATE_INIT;
625 ret_code = i40e_aq_set_hmc_resource_profile(hw,
626 I40E_HMC_PROFILE_DEFAULT,
632 goto init_adminq_exit;
634 init_adminq_free_arq:
635 i40e_shutdown_arq(hw);
636 init_adminq_free_asq:
637 i40e_shutdown_asq(hw);
638 init_adminq_destroy_locks:
645 * i40e_shutdown_adminq - shutdown routine for the Admin Queue
646 * @hw: pointer to the hardware structure
648 i40e_status i40e_shutdown_adminq(struct i40e_hw *hw)
650 i40e_status ret_code = 0;
652 if (i40e_check_asq_alive(hw))
653 i40e_aq_queue_shutdown(hw, true);
655 i40e_shutdown_asq(hw);
656 i40e_shutdown_arq(hw);
658 /* destroy the locks */
664 * i40e_clean_asq - cleans Admin send queue
665 * @hw: pointer to the hardware structure
667 * returns the number of free desc
669 static u16 i40e_clean_asq(struct i40e_hw *hw)
671 struct i40e_adminq_ring *asq = &(hw->aq.asq);
672 struct i40e_asq_cmd_details *details;
673 u16 ntc = asq->next_to_clean;
674 struct i40e_aq_desc desc_cb;
675 struct i40e_aq_desc *desc;
677 desc = I40E_ADMINQ_DESC(*asq, ntc);
678 details = I40E_ADMINQ_DETAILS(*asq, ntc);
679 while (rd32(hw, hw->aq.asq.head) != ntc) {
680 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
681 "%s: ntc %d head %d.\n", __func__, ntc,
682 rd32(hw, hw->aq.asq.head));
684 if (details->callback) {
685 I40E_ADMINQ_CALLBACK cb_func =
686 (I40E_ADMINQ_CALLBACK)details->callback;
688 cb_func(hw, &desc_cb);
690 memset(desc, 0, sizeof(*desc));
691 memset(details, 0, sizeof(*details));
693 if (ntc == asq->count)
695 desc = I40E_ADMINQ_DESC(*asq, ntc);
696 details = I40E_ADMINQ_DETAILS(*asq, ntc);
699 asq->next_to_clean = ntc;
701 return I40E_DESC_UNUSED(asq);
705 * i40e_asq_done - check if FW has processed the Admin Send Queue
706 * @hw: pointer to the hw struct
708 * Returns true if the firmware has processed all descriptors on the
709 * admin send queue. Returns false if there are still requests pending.
711 static bool i40e_asq_done(struct i40e_hw *hw)
713 /* AQ designers suggest use of head for better
714 * timing reliability than DD bit
716 return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use;
721 * i40e_asq_send_command - send command to Admin Queue
722 * @hw: pointer to the hw struct
723 * @desc: prefilled descriptor describing the command (non DMA mem)
724 * @buff: buffer to use for indirect commands
725 * @buff_size: size of buffer for indirect commands
726 * @cmd_details: pointer to command details structure
728 * This is the main send command driver routine for the Admin Queue send
729 * queue. It runs the queue, cleans the queue, etc
731 i40e_status i40e_asq_send_command(struct i40e_hw *hw,
732 struct i40e_aq_desc *desc,
733 void *buff, /* can be NULL */
735 struct i40e_asq_cmd_details *cmd_details)
737 i40e_status status = 0;
738 struct i40e_dma_mem *dma_buff = NULL;
739 struct i40e_asq_cmd_details *details;
740 struct i40e_aq_desc *desc_on_ring;
741 bool cmd_completed = false;
745 val = rd32(hw, hw->aq.asq.head);
746 if (val >= hw->aq.num_asq_entries) {
747 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
748 "AQTX: head overrun at %d\n", val);
749 status = I40E_ERR_QUEUE_EMPTY;
750 goto asq_send_command_exit;
753 if (hw->aq.asq.count == 0) {
754 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
755 "AQTX: Admin queue not initialized.\n");
756 status = I40E_ERR_QUEUE_EMPTY;
757 goto asq_send_command_exit;
760 details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use);
762 *details = *cmd_details;
764 /* If the cmd_details are defined copy the cookie. The
765 * cpu_to_le32 is not needed here because the data is ignored
766 * by the FW, only used by the driver
768 if (details->cookie) {
770 cpu_to_le32(upper_32_bits(details->cookie));
772 cpu_to_le32(lower_32_bits(details->cookie));
775 memset(details, 0, sizeof(struct i40e_asq_cmd_details));
778 /* clear requested flags and then set additional flags if defined */
779 desc->flags &= ~cpu_to_le16(details->flags_dis);
780 desc->flags |= cpu_to_le16(details->flags_ena);
782 mutex_lock(&hw->aq.asq_mutex);
784 if (buff_size > hw->aq.asq_buf_size) {
786 I40E_DEBUG_AQ_MESSAGE,
787 "AQTX: Invalid buffer size: %d.\n",
789 status = I40E_ERR_INVALID_SIZE;
790 goto asq_send_command_error;
793 if (details->postpone && !details->async) {
795 I40E_DEBUG_AQ_MESSAGE,
796 "AQTX: Async flag not set along with postpone flag");
797 status = I40E_ERR_PARAM;
798 goto asq_send_command_error;
801 /* call clean and check queue available function to reclaim the
802 * descriptors that were processed by FW, the function returns the
803 * number of desc available
805 /* the clean function called here could be called in a separate thread
806 * in case of asynchronous completions
808 if (i40e_clean_asq(hw) == 0) {
810 I40E_DEBUG_AQ_MESSAGE,
811 "AQTX: Error queue is full.\n");
812 status = I40E_ERR_ADMIN_QUEUE_FULL;
813 goto asq_send_command_error;
816 /* initialize the temp desc pointer with the right desc */
817 desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use);
819 /* if the desc is available copy the temp desc to the right place */
820 *desc_on_ring = *desc;
822 /* if buff is not NULL assume indirect command */
824 dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]);
825 /* copy the user buff into the respective DMA buff */
826 memcpy(dma_buff->va, buff, buff_size);
827 desc_on_ring->datalen = cpu_to_le16(buff_size);
829 /* Update the address values in the desc with the pa value
830 * for respective buffer
832 desc_on_ring->params.external.addr_high =
833 cpu_to_le32(upper_32_bits(dma_buff->pa));
834 desc_on_ring->params.external.addr_low =
835 cpu_to_le32(lower_32_bits(dma_buff->pa));
839 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n");
840 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring,
842 (hw->aq.asq.next_to_use)++;
843 if (hw->aq.asq.next_to_use == hw->aq.asq.count)
844 hw->aq.asq.next_to_use = 0;
845 if (!details->postpone)
846 wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use);
848 /* if cmd_details are not defined or async flag is not set,
849 * we need to wait for desc write back
851 if (!details->async && !details->postpone) {
855 /* AQ designers suggest use of head for better
856 * timing reliability than DD bit
858 if (i40e_asq_done(hw))
860 usleep_range(1000, 2000);
862 } while (total_delay < hw->aq.asq_cmd_timeout);
865 /* if ready, copy the desc back to temp */
866 if (i40e_asq_done(hw)) {
867 *desc = *desc_on_ring;
869 memcpy(buff, dma_buff->va, buff_size);
870 retval = le16_to_cpu(desc->retval);
873 I40E_DEBUG_AQ_MESSAGE,
874 "AQTX: Command completed with error 0x%X.\n",
877 /* strip off FW internal code */
880 cmd_completed = true;
881 if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK)
884 status = I40E_ERR_ADMIN_QUEUE_ERROR;
885 hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval;
888 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
889 "AQTX: desc and buffer writeback:\n");
890 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff, buff_size);
892 /* update the error if time out occurred */
893 if ((!cmd_completed) &&
894 (!details->async && !details->postpone)) {
896 I40E_DEBUG_AQ_MESSAGE,
897 "AQTX: Writeback timeout.\n");
898 status = I40E_ERR_ADMIN_QUEUE_TIMEOUT;
901 asq_send_command_error:
902 mutex_unlock(&hw->aq.asq_mutex);
903 asq_send_command_exit:
908 * i40e_fill_default_direct_cmd_desc - AQ descriptor helper function
909 * @desc: pointer to the temp descriptor (non DMA mem)
910 * @opcode: the opcode can be used to decide which flags to turn off or on
912 * Fill the desc with default values
914 void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc,
917 /* zero out the desc */
918 memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
919 desc->opcode = cpu_to_le16(opcode);
920 desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI);
924 * i40e_clean_arq_element
925 * @hw: pointer to the hw struct
926 * @e: event info from the receive descriptor, includes any buffers
927 * @pending: number of events that could be left to process
929 * This function cleans one Admin Receive Queue element and returns
930 * the contents through e. It can also return how many events are
931 * left to process through 'pending'
933 i40e_status i40e_clean_arq_element(struct i40e_hw *hw,
934 struct i40e_arq_event_info *e,
937 i40e_status ret_code = 0;
938 u16 ntc = hw->aq.arq.next_to_clean;
939 struct i40e_aq_desc *desc;
940 struct i40e_dma_mem *bi;
946 /* take the lock before we start messing with the ring */
947 mutex_lock(&hw->aq.arq_mutex);
949 /* set next_to_use to head */
950 ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK);
952 /* nothing to do - shouldn't need to update ring's values */
953 ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK;
954 goto clean_arq_element_out;
957 /* now clean the next descriptor */
958 desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc);
961 flags = le16_to_cpu(desc->flags);
962 if (flags & I40E_AQ_FLAG_ERR) {
963 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
964 hw->aq.arq_last_status =
965 (enum i40e_admin_queue_err)le16_to_cpu(desc->retval);
967 I40E_DEBUG_AQ_MESSAGE,
968 "AQRX: Event received with error 0x%X.\n",
969 hw->aq.arq_last_status);
973 datalen = le16_to_cpu(desc->datalen);
974 e->msg_len = min(datalen, e->buf_len);
975 if (e->msg_buf != NULL && (e->msg_len != 0))
976 memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va,
979 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n");
980 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf,
981 hw->aq.arq_buf_size);
983 /* Restore the original datalen and buffer address in the desc,
984 * FW updates datalen to indicate the event message
987 bi = &hw->aq.arq.r.arq_bi[ntc];
988 memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
990 desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
991 if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
992 desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
993 desc->datalen = cpu_to_le16((u16)bi->size);
994 desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa));
995 desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa));
997 /* set tail = the last cleaned desc index. */
998 wr32(hw, hw->aq.arq.tail, ntc);
999 /* ntc is updated to tail + 1 */
1001 if (ntc == hw->aq.num_arq_entries)
1003 hw->aq.arq.next_to_clean = ntc;
1004 hw->aq.arq.next_to_use = ntu;
1006 clean_arq_element_out:
1007 /* Set pending if needed, unlock and return */
1008 if (pending != NULL)
1009 *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc);
1010 mutex_unlock(&hw->aq.arq_mutex);
1012 if (i40e_is_nvm_update_op(&e->desc)) {
1013 if (hw->aq.nvm_release_on_done) {
1014 i40e_release_nvm(hw);
1015 hw->aq.nvm_release_on_done = false;
1022 static void i40e_resume_aq(struct i40e_hw *hw)
1024 /* Registers are reset after PF reset */
1025 hw->aq.asq.next_to_use = 0;
1026 hw->aq.asq.next_to_clean = 0;
1028 i40e_config_asq_regs(hw);
1030 hw->aq.arq.next_to_use = 0;
1031 hw->aq.arq.next_to_clean = 0;
1033 i40e_config_arq_regs(hw);