1 /*******************************************************************************
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
4 * Copyright(c) 2013 - 2014 Intel Corporation.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 ******************************************************************************/
30 /* Interrupt Throttling and Rate Limiting Goodies */
32 #define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
33 #define I40E_MIN_ITR 0x0004 /* reg uses 2 usec resolution */
34 #define I40E_MAX_IRATE 0x03F
35 #define I40E_MIN_IRATE 0x001
36 #define I40E_IRATE_USEC_RESOLUTION 4
37 #define I40E_ITR_100K 0x0005
38 #define I40E_ITR_20K 0x0019
39 #define I40E_ITR_8K 0x003E
40 #define I40E_ITR_4K 0x007A
41 #define I40E_ITR_RX_DEF I40E_ITR_8K
42 #define I40E_ITR_TX_DEF I40E_ITR_4K
43 #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44 #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45 #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46 #define I40E_DEFAULT_IRQ_WORK 256
47 #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48 #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49 #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
51 #define I40E_QUEUE_END_OF_LIST 0x7FF
53 /* this enum matches hardware bits and is meant to be used by DYN_CTLN
54 * registers and QINT registers or more generally anywhere in the manual
55 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
56 * register but instead is a special value meaning "don't update" ITR0/1/2.
62 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
65 /* these are indexes into ITRN registers */
66 #define I40E_RX_ITR I40E_IDX_ITR0
67 #define I40E_TX_ITR I40E_IDX_ITR1
68 #define I40E_PE_ITR I40E_IDX_ITR2
70 /* Supported RSS offloads */
71 #define I40E_DEFAULT_RSS_HENA ( \
72 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
73 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
74 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
75 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
76 ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV4) | \
77 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
78 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
79 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
80 ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
81 ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV6) | \
82 ((u64)1 << I40E_FILTER_PCTYPE_L2_PAYLOAD))
84 /* Supported Rx Buffer Sizes */
85 #define I40E_RXBUFFER_512 512 /* Used for packet split */
86 #define I40E_RXBUFFER_2048 2048
87 #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
88 #define I40E_RXBUFFER_4096 4096
89 #define I40E_RXBUFFER_8192 8192
90 #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
92 /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
93 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
94 * this adds up to 512 bytes of extra data meaning the smallest allocation
95 * we could have is 1K.
96 * i.e. RXBUFFER_512 --> size-1024 slab
98 #define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
100 /* How many Rx Buffers do we bundle into one write to the hardware ? */
101 #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
102 #define I40E_RX_NEXT_DESC(r, i, n) \
105 if ((i) == (r)->count) \
107 (n) = I40E_RX_DESC((r), (i)); \
110 #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
112 I40E_RX_NEXT_DESC((r), (i), (n)); \
116 #define i40e_rx_desc i40e_32byte_rx_desc
118 #define I40E_MIN_TX_LEN 17
119 #define I40E_MAX_DATA_PER_TXD 8192
121 /* Tx Descriptors needed, worst case */
122 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), I40E_MAX_DATA_PER_TXD)
123 #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
124 #define I40E_MIN_DESC_PENDING 4
126 #define I40E_TX_FLAGS_CSUM (u32)(1)
127 #define I40E_TX_FLAGS_HW_VLAN (u32)(1 << 1)
128 #define I40E_TX_FLAGS_SW_VLAN (u32)(1 << 2)
129 #define I40E_TX_FLAGS_TSO (u32)(1 << 3)
130 #define I40E_TX_FLAGS_IPV4 (u32)(1 << 4)
131 #define I40E_TX_FLAGS_IPV6 (u32)(1 << 5)
132 #define I40E_TX_FLAGS_FCCRC (u32)(1 << 6)
133 #define I40E_TX_FLAGS_FSO (u32)(1 << 7)
134 #define I40E_TX_FLAGS_FD_SB (u32)(1 << 9)
135 #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
136 #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
137 #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
138 #define I40E_TX_FLAGS_VLAN_SHIFT 16
140 struct i40e_tx_buffer {
141 struct i40e_tx_desc *next_to_watch;
142 unsigned long time_stamp;
147 unsigned int bytecount;
148 unsigned short gso_segs;
149 DEFINE_DMA_UNMAP_ADDR(dma);
150 DEFINE_DMA_UNMAP_LEN(len);
154 struct i40e_rx_buffer {
159 unsigned int page_offset;
162 struct i40e_queue_stats {
167 struct i40e_tx_queue_stats {
173 struct i40e_rx_queue_stats {
175 u64 alloc_page_failed;
176 u64 alloc_buff_failed;
179 enum i40e_ring_state_t {
180 __I40E_TX_FDIR_INIT_DONE,
181 __I40E_TX_XPS_INIT_DONE,
182 __I40E_TX_DETECT_HANG,
183 __I40E_HANG_CHECK_ARMED,
184 __I40E_RX_PS_ENABLED,
185 __I40E_RX_16BYTE_DESC_ENABLED,
188 #define ring_is_ps_enabled(ring) \
189 test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
190 #define set_ring_ps_enabled(ring) \
191 set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
192 #define clear_ring_ps_enabled(ring) \
193 clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
194 #define check_for_tx_hang(ring) \
195 test_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
196 #define set_check_for_tx_hang(ring) \
197 set_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
198 #define clear_check_for_tx_hang(ring) \
199 clear_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
200 #define ring_is_16byte_desc_enabled(ring) \
201 test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
202 #define set_ring_16byte_desc_enabled(ring) \
203 set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
204 #define clear_ring_16byte_desc_enabled(ring) \
205 clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
207 /* struct that defines a descriptor ring, associated with a VSI */
209 struct i40e_ring *next; /* pointer to next ring in q_vector */
210 void *desc; /* Descriptor ring memory */
211 struct device *dev; /* Used for DMA mapping */
212 struct net_device *netdev; /* netdev ring maps to */
214 struct i40e_tx_buffer *tx_bi;
215 struct i40e_rx_buffer *rx_bi;
218 u16 queue_index; /* Queue number of ring */
219 u8 dcb_tc; /* Traffic class of ring */
222 u16 count; /* Number of descriptors */
223 u16 reg_idx; /* HW register index of the ring */
227 #define I40E_RX_DTYPE_NO_SPLIT 0
228 #define I40E_RX_DTYPE_SPLIT_ALWAYS 1
229 #define I40E_RX_DTYPE_HEADER_SPLIT 2
231 #define I40E_RX_SPLIT_L2 0x1
232 #define I40E_RX_SPLIT_IP 0x2
233 #define I40E_RX_SPLIT_TCP_UDP 0x4
234 #define I40E_RX_SPLIT_SCTP 0x8
236 /* used in interrupt processing */
243 bool ring_active; /* is ring online or not */
246 struct i40e_queue_stats stats;
247 struct u64_stats_sync syncp;
249 struct i40e_tx_queue_stats tx_stats;
250 struct i40e_rx_queue_stats rx_stats;
253 unsigned int size; /* length of descriptor ring in bytes */
254 dma_addr_t dma; /* physical address of ring */
256 struct i40e_vsi *vsi; /* Backreference to associated VSI */
257 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
259 struct rcu_head rcu; /* to avoid race on free */
260 } ____cacheline_internodealigned_in_smp;
262 enum i40e_latency_range {
263 I40E_LOWEST_LATENCY = 0,
264 I40E_LOW_LATENCY = 1,
265 I40E_BULK_LATENCY = 2,
268 struct i40e_ring_container {
269 /* array of pointers to rings */
270 struct i40e_ring *ring;
271 unsigned int total_bytes; /* total bytes processed this int */
272 unsigned int total_packets; /* total packets processed this int */
274 enum i40e_latency_range latency_range;
278 /* iterator for handling rings in ring container */
279 #define i40e_for_each_ring(pos, head) \
280 for (pos = (head).ring; pos != NULL; pos = pos->next)
282 void i40evf_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
283 netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
284 void i40evf_clean_tx_ring(struct i40e_ring *tx_ring);
285 void i40evf_clean_rx_ring(struct i40e_ring *rx_ring);
286 int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring);
287 int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring);
288 void i40evf_free_tx_resources(struct i40e_ring *tx_ring);
289 void i40evf_free_rx_resources(struct i40e_ring *rx_ring);
290 int i40evf_napi_poll(struct napi_struct *napi, int budget);
291 #endif /* _I40E_TXRX_H_ */