2 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
7 * Rabeeh Khoury <rabeeh@marvell.com>
9 * Copyright (C) 2003 PMC-Sierra, Inc.,
10 * written by Manish Lachwani
12 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 * Copyright (C) 2004-2006 MontaVista Software, Inc.
15 * Dale Farnsworth <dale@farnsworth.org>
17 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
18 * <sjhill@realitydiluted.com>
20 * Copyright (C) 2007-2008 Marvell Semiconductor
21 * Lennert Buytenhek <buytenh@marvell.com>
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License
25 * as published by the Free Software Foundation; either version 2
26 * of the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
38 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
40 #include <linux/init.h>
41 #include <linux/dma-mapping.h>
44 #include <linux/tcp.h>
45 #include <linux/udp.h>
46 #include <linux/etherdevice.h>
47 #include <linux/delay.h>
48 #include <linux/ethtool.h>
49 #include <linux/platform_device.h>
50 #include <linux/module.h>
51 #include <linux/kernel.h>
52 #include <linux/spinlock.h>
53 #include <linux/workqueue.h>
54 #include <linux/phy.h>
55 #include <linux/mv643xx_eth.h>
57 #include <linux/types.h>
58 #include <linux/inet_lro.h>
59 #include <linux/slab.h>
61 static char mv643xx_eth_driver_name[] = "mv643xx_eth";
62 static char mv643xx_eth_driver_version[] = "1.4";
66 * Registers shared between all ports.
68 #define PHY_ADDR 0x0000
69 #define SMI_REG 0x0004
70 #define SMI_BUSY 0x10000000
71 #define SMI_READ_VALID 0x08000000
72 #define SMI_OPCODE_READ 0x04000000
73 #define SMI_OPCODE_WRITE 0x00000000
74 #define ERR_INT_CAUSE 0x0080
75 #define ERR_INT_SMI_DONE 0x00000010
76 #define ERR_INT_MASK 0x0084
77 #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
78 #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
79 #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
80 #define WINDOW_BAR_ENABLE 0x0290
81 #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
84 * Main per-port registers. These live at offset 0x0400 for
85 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
87 #define PORT_CONFIG 0x0000
88 #define UNICAST_PROMISCUOUS_MODE 0x00000001
89 #define PORT_CONFIG_EXT 0x0004
90 #define MAC_ADDR_LOW 0x0014
91 #define MAC_ADDR_HIGH 0x0018
92 #define SDMA_CONFIG 0x001c
93 #define TX_BURST_SIZE_16_64BIT 0x01000000
94 #define TX_BURST_SIZE_4_64BIT 0x00800000
95 #define BLM_TX_NO_SWAP 0x00000020
96 #define BLM_RX_NO_SWAP 0x00000010
97 #define RX_BURST_SIZE_16_64BIT 0x00000008
98 #define RX_BURST_SIZE_4_64BIT 0x00000004
99 #define PORT_SERIAL_CONTROL 0x003c
100 #define SET_MII_SPEED_TO_100 0x01000000
101 #define SET_GMII_SPEED_TO_1000 0x00800000
102 #define SET_FULL_DUPLEX_MODE 0x00200000
103 #define MAX_RX_PACKET_9700BYTE 0x000a0000
104 #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
105 #define DO_NOT_FORCE_LINK_FAIL 0x00000400
106 #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
107 #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
108 #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
109 #define FORCE_LINK_PASS 0x00000002
110 #define SERIAL_PORT_ENABLE 0x00000001
111 #define PORT_STATUS 0x0044
112 #define TX_FIFO_EMPTY 0x00000400
113 #define TX_IN_PROGRESS 0x00000080
114 #define PORT_SPEED_MASK 0x00000030
115 #define PORT_SPEED_1000 0x00000010
116 #define PORT_SPEED_100 0x00000020
117 #define PORT_SPEED_10 0x00000000
118 #define FLOW_CONTROL_ENABLED 0x00000008
119 #define FULL_DUPLEX 0x00000004
120 #define LINK_UP 0x00000002
121 #define TXQ_COMMAND 0x0048
122 #define TXQ_FIX_PRIO_CONF 0x004c
123 #define TX_BW_RATE 0x0050
124 #define TX_BW_MTU 0x0058
125 #define TX_BW_BURST 0x005c
126 #define INT_CAUSE 0x0060
127 #define INT_TX_END 0x07f80000
128 #define INT_TX_END_0 0x00080000
129 #define INT_RX 0x000003fc
130 #define INT_RX_0 0x00000004
131 #define INT_EXT 0x00000002
132 #define INT_CAUSE_EXT 0x0064
133 #define INT_EXT_LINK_PHY 0x00110000
134 #define INT_EXT_TX 0x000000ff
135 #define INT_MASK 0x0068
136 #define INT_MASK_EXT 0x006c
137 #define TX_FIFO_URGENT_THRESHOLD 0x0074
138 #define RX_DISCARD_FRAME_CNT 0x0084
139 #define RX_OVERRUN_FRAME_CNT 0x0088
140 #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
141 #define TX_BW_RATE_MOVED 0x00e0
142 #define TX_BW_MTU_MOVED 0x00e8
143 #define TX_BW_BURST_MOVED 0x00ec
144 #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
145 #define RXQ_COMMAND 0x0280
146 #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
147 #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
148 #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
149 #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
152 * Misc per-port registers.
154 #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
155 #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
156 #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
157 #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
161 * SDMA configuration register default value.
163 #if defined(__BIG_ENDIAN)
164 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
165 (RX_BURST_SIZE_4_64BIT | \
166 TX_BURST_SIZE_4_64BIT)
167 #elif defined(__LITTLE_ENDIAN)
168 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
169 (RX_BURST_SIZE_4_64BIT | \
172 TX_BURST_SIZE_4_64BIT)
174 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
181 #define DEFAULT_RX_QUEUE_SIZE 128
182 #define DEFAULT_TX_QUEUE_SIZE 256
183 #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
189 #if defined(__BIG_ENDIAN)
191 u16 byte_cnt; /* Descriptor buffer byte count */
192 u16 buf_size; /* Buffer size */
193 u32 cmd_sts; /* Descriptor command status */
194 u32 next_desc_ptr; /* Next descriptor pointer */
195 u32 buf_ptr; /* Descriptor buffer pointer */
199 u16 byte_cnt; /* buffer byte count */
200 u16 l4i_chk; /* CPU provided TCP checksum */
201 u32 cmd_sts; /* Command/status field */
202 u32 next_desc_ptr; /* Pointer to next descriptor */
203 u32 buf_ptr; /* pointer to buffer for this descriptor*/
205 #elif defined(__LITTLE_ENDIAN)
207 u32 cmd_sts; /* Descriptor command status */
208 u16 buf_size; /* Buffer size */
209 u16 byte_cnt; /* Descriptor buffer byte count */
210 u32 buf_ptr; /* Descriptor buffer pointer */
211 u32 next_desc_ptr; /* Next descriptor pointer */
215 u32 cmd_sts; /* Command/status field */
216 u16 l4i_chk; /* CPU provided TCP checksum */
217 u16 byte_cnt; /* buffer byte count */
218 u32 buf_ptr; /* pointer to buffer for this descriptor*/
219 u32 next_desc_ptr; /* Pointer to next descriptor */
222 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
225 /* RX & TX descriptor command */
226 #define BUFFER_OWNED_BY_DMA 0x80000000
228 /* RX & TX descriptor status */
229 #define ERROR_SUMMARY 0x00000001
231 /* RX descriptor status */
232 #define LAYER_4_CHECKSUM_OK 0x40000000
233 #define RX_ENABLE_INTERRUPT 0x20000000
234 #define RX_FIRST_DESC 0x08000000
235 #define RX_LAST_DESC 0x04000000
236 #define RX_IP_HDR_OK 0x02000000
237 #define RX_PKT_IS_IPV4 0x01000000
238 #define RX_PKT_IS_ETHERNETV2 0x00800000
239 #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
240 #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
241 #define RX_PKT_IS_VLAN_TAGGED 0x00080000
243 /* TX descriptor command */
244 #define TX_ENABLE_INTERRUPT 0x00800000
245 #define GEN_CRC 0x00400000
246 #define TX_FIRST_DESC 0x00200000
247 #define TX_LAST_DESC 0x00100000
248 #define ZERO_PADDING 0x00080000
249 #define GEN_IP_V4_CHECKSUM 0x00040000
250 #define GEN_TCP_UDP_CHECKSUM 0x00020000
251 #define UDP_FRAME 0x00010000
252 #define MAC_HDR_EXTRA_4_BYTES 0x00008000
253 #define MAC_HDR_EXTRA_8_BYTES 0x00000200
255 #define TX_IHL_SHIFT 11
258 /* global *******************************************************************/
259 struct mv643xx_eth_shared_private {
261 * Ethernet controller base address.
266 * Points at the right SMI instance to use.
268 struct mv643xx_eth_shared_private *smi;
271 * Provides access to local SMI interface.
273 struct mii_bus *smi_bus;
276 * If we have access to the error interrupt pin (which is
277 * somewhat misnamed as it not only reflects internal errors
278 * but also reflects SMI completion), use that to wait for
279 * SMI access completion instead of polling the SMI busy bit.
282 wait_queue_head_t smi_busy_wait;
285 * Per-port MBUS window access register value.
290 * Hardware-specific parameters.
293 int extended_rx_coal_limit;
298 #define TX_BW_CONTROL_ABSENT 0
299 #define TX_BW_CONTROL_OLD_LAYOUT 1
300 #define TX_BW_CONTROL_NEW_LAYOUT 2
302 static int mv643xx_eth_open(struct net_device *dev);
303 static int mv643xx_eth_stop(struct net_device *dev);
306 /* per-port *****************************************************************/
307 struct mib_counters {
308 u64 good_octets_received;
309 u32 bad_octets_received;
310 u32 internal_mac_transmit_err;
311 u32 good_frames_received;
312 u32 bad_frames_received;
313 u32 broadcast_frames_received;
314 u32 multicast_frames_received;
315 u32 frames_64_octets;
316 u32 frames_65_to_127_octets;
317 u32 frames_128_to_255_octets;
318 u32 frames_256_to_511_octets;
319 u32 frames_512_to_1023_octets;
320 u32 frames_1024_to_max_octets;
321 u64 good_octets_sent;
322 u32 good_frames_sent;
323 u32 excessive_collision;
324 u32 multicast_frames_sent;
325 u32 broadcast_frames_sent;
326 u32 unrec_mac_control_received;
328 u32 good_fc_received;
330 u32 undersize_received;
331 u32 fragments_received;
332 u32 oversize_received;
334 u32 mac_receive_error;
338 /* Non MIB hardware counters */
343 struct lro_counters {
358 struct rx_desc *rx_desc_area;
359 dma_addr_t rx_desc_dma;
360 int rx_desc_area_size;
361 struct sk_buff **rx_skb;
363 struct net_lro_mgr lro_mgr;
364 struct net_lro_desc lro_arr[8];
376 struct tx_desc *tx_desc_area;
377 dma_addr_t tx_desc_dma;
378 int tx_desc_area_size;
380 struct sk_buff_head tx_skb;
382 unsigned long tx_packets;
383 unsigned long tx_bytes;
384 unsigned long tx_dropped;
387 struct mv643xx_eth_private {
388 struct mv643xx_eth_shared_private *shared;
392 struct net_device *dev;
394 struct phy_device *phy;
396 struct timer_list mib_counters_timer;
397 spinlock_t mib_counters_lock;
398 struct mib_counters mib_counters;
400 struct lro_counters lro_counters;
402 struct work_struct tx_timeout_task;
404 struct napi_struct napi;
414 struct sk_buff_head rx_recycle;
420 unsigned long rx_desc_sram_addr;
421 int rx_desc_sram_size;
423 struct timer_list rx_oom;
424 struct rx_queue rxq[8];
430 unsigned long tx_desc_sram_addr;
431 int tx_desc_sram_size;
433 struct tx_queue txq[8];
437 /* port register accessors **************************************************/
438 static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
440 return readl(mp->shared->base + offset);
443 static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
445 return readl(mp->base + offset);
448 static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
450 writel(data, mp->shared->base + offset);
453 static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
455 writel(data, mp->base + offset);
459 /* rxq/txq helper functions *************************************************/
460 static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
462 return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
465 static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
467 return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
470 static void rxq_enable(struct rx_queue *rxq)
472 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
473 wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
476 static void rxq_disable(struct rx_queue *rxq)
478 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
479 u8 mask = 1 << rxq->index;
481 wrlp(mp, RXQ_COMMAND, mask << 8);
482 while (rdlp(mp, RXQ_COMMAND) & mask)
486 static void txq_reset_hw_ptr(struct tx_queue *txq)
488 struct mv643xx_eth_private *mp = txq_to_mp(txq);
491 addr = (u32)txq->tx_desc_dma;
492 addr += txq->tx_curr_desc * sizeof(struct tx_desc);
493 wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
496 static void txq_enable(struct tx_queue *txq)
498 struct mv643xx_eth_private *mp = txq_to_mp(txq);
499 wrlp(mp, TXQ_COMMAND, 1 << txq->index);
502 static void txq_disable(struct tx_queue *txq)
504 struct mv643xx_eth_private *mp = txq_to_mp(txq);
505 u8 mask = 1 << txq->index;
507 wrlp(mp, TXQ_COMMAND, mask << 8);
508 while (rdlp(mp, TXQ_COMMAND) & mask)
512 static void txq_maybe_wake(struct tx_queue *txq)
514 struct mv643xx_eth_private *mp = txq_to_mp(txq);
515 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
517 if (netif_tx_queue_stopped(nq)) {
518 __netif_tx_lock(nq, smp_processor_id());
519 if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
520 netif_tx_wake_queue(nq);
521 __netif_tx_unlock(nq);
526 /* rx napi ******************************************************************/
528 mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
529 u64 *hdr_flags, void *priv)
531 unsigned long cmd_sts = (unsigned long)priv;
534 * Make sure that this packet is Ethernet II, is not VLAN
535 * tagged, is IPv4, has a valid IP header, and is TCP.
537 if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
538 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
539 RX_PKT_IS_VLAN_TAGGED)) !=
540 (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
541 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
544 skb_reset_network_header(skb);
545 skb_set_transport_header(skb, ip_hdrlen(skb));
546 *iphdr = ip_hdr(skb);
547 *tcph = tcp_hdr(skb);
548 *hdr_flags = LRO_IPV4 | LRO_TCP;
553 static int rxq_process(struct rx_queue *rxq, int budget)
555 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
556 struct net_device_stats *stats = &mp->dev->stats;
557 int lro_flush_needed;
560 lro_flush_needed = 0;
562 while (rx < budget && rxq->rx_desc_count) {
563 struct rx_desc *rx_desc;
564 unsigned int cmd_sts;
568 rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
570 cmd_sts = rx_desc->cmd_sts;
571 if (cmd_sts & BUFFER_OWNED_BY_DMA)
575 skb = rxq->rx_skb[rxq->rx_curr_desc];
576 rxq->rx_skb[rxq->rx_curr_desc] = NULL;
579 if (rxq->rx_curr_desc == rxq->rx_ring_size)
580 rxq->rx_curr_desc = 0;
582 dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
583 rx_desc->buf_size, DMA_FROM_DEVICE);
584 rxq->rx_desc_count--;
587 mp->work_rx_refill |= 1 << rxq->index;
589 byte_cnt = rx_desc->byte_cnt;
594 * Note that the descriptor byte count includes 2 dummy
595 * bytes automatically inserted by the hardware at the
596 * start of the packet (which we don't count), and a 4
597 * byte CRC at the end of the packet (which we do count).
600 stats->rx_bytes += byte_cnt - 2;
603 * In case we received a packet without first / last bits
604 * on, or the error summary bit is set, the packet needs
607 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
608 != (RX_FIRST_DESC | RX_LAST_DESC))
612 * The -4 is for the CRC in the trailer of the
615 skb_put(skb, byte_cnt - 2 - 4);
617 if (cmd_sts & LAYER_4_CHECKSUM_OK)
618 skb->ip_summed = CHECKSUM_UNNECESSARY;
619 skb->protocol = eth_type_trans(skb, mp->dev);
621 if (skb->dev->features & NETIF_F_LRO &&
622 skb->ip_summed == CHECKSUM_UNNECESSARY) {
623 lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
624 lro_flush_needed = 1;
626 netif_receive_skb(skb);
633 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
634 (RX_FIRST_DESC | RX_LAST_DESC)) {
637 "received packet spanning multiple descriptors\n");
640 if (cmd_sts & ERROR_SUMMARY)
646 if (lro_flush_needed)
647 lro_flush_all(&rxq->lro_mgr);
650 mp->work_rx &= ~(1 << rxq->index);
655 static int rxq_refill(struct rx_queue *rxq, int budget)
657 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
661 while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
664 struct rx_desc *rx_desc;
667 skb = __skb_dequeue(&mp->rx_recycle);
669 skb = netdev_alloc_skb(mp->dev, mp->skb_size);
677 skb_reserve(skb, SKB_DMA_REALIGN);
680 rxq->rx_desc_count++;
682 rx = rxq->rx_used_desc++;
683 if (rxq->rx_used_desc == rxq->rx_ring_size)
684 rxq->rx_used_desc = 0;
686 rx_desc = rxq->rx_desc_area + rx;
688 size = skb->end - skb->data;
689 rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
692 rx_desc->buf_size = size;
693 rxq->rx_skb[rx] = skb;
695 rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
699 * The hardware automatically prepends 2 bytes of
700 * dummy data to each received packet, so that the
701 * IP header ends up 16-byte aligned.
706 if (refilled < budget)
707 mp->work_rx_refill &= ~(1 << rxq->index);
714 /* tx ***********************************************************************/
715 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
719 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
720 const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
722 if (skb_frag_size(fragp) <= 8 && fragp->page_offset & 7)
729 static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
731 struct mv643xx_eth_private *mp = txq_to_mp(txq);
732 int nr_frags = skb_shinfo(skb)->nr_frags;
735 for (frag = 0; frag < nr_frags; frag++) {
736 skb_frag_t *this_frag;
738 struct tx_desc *desc;
740 this_frag = &skb_shinfo(skb)->frags[frag];
741 tx_index = txq->tx_curr_desc++;
742 if (txq->tx_curr_desc == txq->tx_ring_size)
743 txq->tx_curr_desc = 0;
744 desc = &txq->tx_desc_area[tx_index];
747 * The last fragment will generate an interrupt
748 * which will free the skb on TX completion.
750 if (frag == nr_frags - 1) {
751 desc->cmd_sts = BUFFER_OWNED_BY_DMA |
752 ZERO_PADDING | TX_LAST_DESC |
755 desc->cmd_sts = BUFFER_OWNED_BY_DMA;
759 desc->byte_cnt = skb_frag_size(this_frag);
760 desc->buf_ptr = skb_frag_dma_map(mp->dev->dev.parent,
762 skb_frag_size(this_frag),
767 static inline __be16 sum16_as_be(__sum16 sum)
769 return (__force __be16)sum;
772 static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
774 struct mv643xx_eth_private *mp = txq_to_mp(txq);
775 int nr_frags = skb_shinfo(skb)->nr_frags;
777 struct tx_desc *desc;
782 cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
785 if (skb->ip_summed == CHECKSUM_PARTIAL) {
789 BUG_ON(skb->protocol != htons(ETH_P_IP) &&
790 skb->protocol != htons(ETH_P_8021Q));
792 hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
793 tag_bytes = hdr_len - ETH_HLEN;
794 if (skb->len - hdr_len > mp->shared->tx_csum_limit ||
795 unlikely(tag_bytes & ~12)) {
796 if (skb_checksum_help(skb) == 0)
803 cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
805 cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
807 cmd_sts |= GEN_TCP_UDP_CHECKSUM |
809 ip_hdr(skb)->ihl << TX_IHL_SHIFT;
811 switch (ip_hdr(skb)->protocol) {
813 cmd_sts |= UDP_FRAME;
814 l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
817 l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
824 /* Errata BTS #50, IHL must be 5 if no HW checksum */
825 cmd_sts |= 5 << TX_IHL_SHIFT;
828 tx_index = txq->tx_curr_desc++;
829 if (txq->tx_curr_desc == txq->tx_ring_size)
830 txq->tx_curr_desc = 0;
831 desc = &txq->tx_desc_area[tx_index];
834 txq_submit_frag_skb(txq, skb);
835 length = skb_headlen(skb);
837 cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
841 desc->l4i_chk = l4i_chk;
842 desc->byte_cnt = length;
843 desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
844 length, DMA_TO_DEVICE);
846 __skb_queue_tail(&txq->tx_skb, skb);
848 skb_tx_timestamp(skb);
850 /* ensure all other descriptors are written before first cmd_sts */
852 desc->cmd_sts = cmd_sts;
854 /* clear TX_END status */
855 mp->work_tx_end &= ~(1 << txq->index);
857 /* ensure all descriptors are written before poking hardware */
861 txq->tx_desc_count += nr_frags + 1;
866 static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
868 struct mv643xx_eth_private *mp = netdev_priv(dev);
870 struct tx_queue *txq;
871 struct netdev_queue *nq;
873 queue = skb_get_queue_mapping(skb);
874 txq = mp->txq + queue;
875 nq = netdev_get_tx_queue(dev, queue);
877 if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
879 netdev_printk(KERN_DEBUG, dev,
880 "failed to linearize skb with tiny unaligned fragment\n");
881 return NETDEV_TX_BUSY;
884 if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
886 netdev_err(dev, "tx queue full?!\n");
893 if (!txq_submit_skb(txq, skb)) {
896 txq->tx_bytes += length;
899 entries_left = txq->tx_ring_size - txq->tx_desc_count;
900 if (entries_left < MAX_SKB_FRAGS + 1)
901 netif_tx_stop_queue(nq);
908 /* tx napi ******************************************************************/
909 static void txq_kick(struct tx_queue *txq)
911 struct mv643xx_eth_private *mp = txq_to_mp(txq);
912 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
916 __netif_tx_lock(nq, smp_processor_id());
918 if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
921 hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
922 expected_ptr = (u32)txq->tx_desc_dma +
923 txq->tx_curr_desc * sizeof(struct tx_desc);
925 if (hw_desc_ptr != expected_ptr)
929 __netif_tx_unlock(nq);
931 mp->work_tx_end &= ~(1 << txq->index);
934 static int txq_reclaim(struct tx_queue *txq, int budget, int force)
936 struct mv643xx_eth_private *mp = txq_to_mp(txq);
937 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
940 __netif_tx_lock(nq, smp_processor_id());
943 while (reclaimed < budget && txq->tx_desc_count > 0) {
945 struct tx_desc *desc;
949 tx_index = txq->tx_used_desc;
950 desc = &txq->tx_desc_area[tx_index];
951 cmd_sts = desc->cmd_sts;
953 if (cmd_sts & BUFFER_OWNED_BY_DMA) {
956 desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
959 txq->tx_used_desc = tx_index + 1;
960 if (txq->tx_used_desc == txq->tx_ring_size)
961 txq->tx_used_desc = 0;
964 txq->tx_desc_count--;
967 if (cmd_sts & TX_LAST_DESC)
968 skb = __skb_dequeue(&txq->tx_skb);
970 if (cmd_sts & ERROR_SUMMARY) {
971 netdev_info(mp->dev, "tx error\n");
972 mp->dev->stats.tx_errors++;
975 if (cmd_sts & TX_FIRST_DESC) {
976 dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
977 desc->byte_cnt, DMA_TO_DEVICE);
979 dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
980 desc->byte_cnt, DMA_TO_DEVICE);
984 if (skb_queue_len(&mp->rx_recycle) <
986 skb_recycle_check(skb, mp->skb_size))
987 __skb_queue_head(&mp->rx_recycle, skb);
993 __netif_tx_unlock(nq);
995 if (reclaimed < budget)
996 mp->work_tx &= ~(1 << txq->index);
1002 /* tx rate control **********************************************************/
1004 * Set total maximum TX rate (shared by all TX queues for this port)
1005 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
1007 static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
1013 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1014 if (token_rate > 1023)
1017 mtu = (mp->dev->mtu + 255) >> 8;
1021 bucket_size = (burst + 255) >> 8;
1022 if (bucket_size > 65535)
1023 bucket_size = 65535;
1025 switch (mp->shared->tx_bw_control) {
1026 case TX_BW_CONTROL_OLD_LAYOUT:
1027 wrlp(mp, TX_BW_RATE, token_rate);
1028 wrlp(mp, TX_BW_MTU, mtu);
1029 wrlp(mp, TX_BW_BURST, bucket_size);
1031 case TX_BW_CONTROL_NEW_LAYOUT:
1032 wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1033 wrlp(mp, TX_BW_MTU_MOVED, mtu);
1034 wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1039 static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1041 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1045 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1046 if (token_rate > 1023)
1049 bucket_size = (burst + 255) >> 8;
1050 if (bucket_size > 65535)
1051 bucket_size = 65535;
1053 wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1054 wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1057 static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1059 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1064 * Turn on fixed priority mode.
1067 switch (mp->shared->tx_bw_control) {
1068 case TX_BW_CONTROL_OLD_LAYOUT:
1069 off = TXQ_FIX_PRIO_CONF;
1071 case TX_BW_CONTROL_NEW_LAYOUT:
1072 off = TXQ_FIX_PRIO_CONF_MOVED;
1077 val = rdlp(mp, off);
1078 val |= 1 << txq->index;
1084 /* mii management interface *************************************************/
1085 static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
1087 struct mv643xx_eth_shared_private *msp = dev_id;
1089 if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
1090 writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
1091 wake_up(&msp->smi_busy_wait);
1098 static int smi_is_done(struct mv643xx_eth_shared_private *msp)
1100 return !(readl(msp->base + SMI_REG) & SMI_BUSY);
1103 static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
1105 if (msp->err_interrupt == NO_IRQ) {
1108 for (i = 0; !smi_is_done(msp); i++) {
1117 if (!smi_is_done(msp)) {
1118 wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
1119 msecs_to_jiffies(100));
1120 if (!smi_is_done(msp))
1127 static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
1129 struct mv643xx_eth_shared_private *msp = bus->priv;
1130 void __iomem *smi_reg = msp->base + SMI_REG;
1133 if (smi_wait_ready(msp)) {
1134 pr_warn("SMI bus busy timeout\n");
1138 writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
1140 if (smi_wait_ready(msp)) {
1141 pr_warn("SMI bus busy timeout\n");
1145 ret = readl(smi_reg);
1146 if (!(ret & SMI_READ_VALID)) {
1147 pr_warn("SMI bus read not valid\n");
1151 return ret & 0xffff;
1154 static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
1156 struct mv643xx_eth_shared_private *msp = bus->priv;
1157 void __iomem *smi_reg = msp->base + SMI_REG;
1159 if (smi_wait_ready(msp)) {
1160 pr_warn("SMI bus busy timeout\n");
1164 writel(SMI_OPCODE_WRITE | (reg << 21) |
1165 (addr << 16) | (val & 0xffff), smi_reg);
1167 if (smi_wait_ready(msp)) {
1168 pr_warn("SMI bus busy timeout\n");
1176 /* statistics ***************************************************************/
1177 static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1179 struct mv643xx_eth_private *mp = netdev_priv(dev);
1180 struct net_device_stats *stats = &dev->stats;
1181 unsigned long tx_packets = 0;
1182 unsigned long tx_bytes = 0;
1183 unsigned long tx_dropped = 0;
1186 for (i = 0; i < mp->txq_count; i++) {
1187 struct tx_queue *txq = mp->txq + i;
1189 tx_packets += txq->tx_packets;
1190 tx_bytes += txq->tx_bytes;
1191 tx_dropped += txq->tx_dropped;
1194 stats->tx_packets = tx_packets;
1195 stats->tx_bytes = tx_bytes;
1196 stats->tx_dropped = tx_dropped;
1201 static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
1203 u32 lro_aggregated = 0;
1204 u32 lro_flushed = 0;
1205 u32 lro_no_desc = 0;
1208 for (i = 0; i < mp->rxq_count; i++) {
1209 struct rx_queue *rxq = mp->rxq + i;
1211 lro_aggregated += rxq->lro_mgr.stats.aggregated;
1212 lro_flushed += rxq->lro_mgr.stats.flushed;
1213 lro_no_desc += rxq->lro_mgr.stats.no_desc;
1216 mp->lro_counters.lro_aggregated = lro_aggregated;
1217 mp->lro_counters.lro_flushed = lro_flushed;
1218 mp->lro_counters.lro_no_desc = lro_no_desc;
1221 static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1223 return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1226 static void mib_counters_clear(struct mv643xx_eth_private *mp)
1230 for (i = 0; i < 0x80; i += 4)
1233 /* Clear non MIB hw counters also */
1234 rdlp(mp, RX_DISCARD_FRAME_CNT);
1235 rdlp(mp, RX_OVERRUN_FRAME_CNT);
1238 static void mib_counters_update(struct mv643xx_eth_private *mp)
1240 struct mib_counters *p = &mp->mib_counters;
1242 spin_lock_bh(&mp->mib_counters_lock);
1243 p->good_octets_received += mib_read(mp, 0x00);
1244 p->bad_octets_received += mib_read(mp, 0x08);
1245 p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1246 p->good_frames_received += mib_read(mp, 0x10);
1247 p->bad_frames_received += mib_read(mp, 0x14);
1248 p->broadcast_frames_received += mib_read(mp, 0x18);
1249 p->multicast_frames_received += mib_read(mp, 0x1c);
1250 p->frames_64_octets += mib_read(mp, 0x20);
1251 p->frames_65_to_127_octets += mib_read(mp, 0x24);
1252 p->frames_128_to_255_octets += mib_read(mp, 0x28);
1253 p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1254 p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1255 p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1256 p->good_octets_sent += mib_read(mp, 0x38);
1257 p->good_frames_sent += mib_read(mp, 0x40);
1258 p->excessive_collision += mib_read(mp, 0x44);
1259 p->multicast_frames_sent += mib_read(mp, 0x48);
1260 p->broadcast_frames_sent += mib_read(mp, 0x4c);
1261 p->unrec_mac_control_received += mib_read(mp, 0x50);
1262 p->fc_sent += mib_read(mp, 0x54);
1263 p->good_fc_received += mib_read(mp, 0x58);
1264 p->bad_fc_received += mib_read(mp, 0x5c);
1265 p->undersize_received += mib_read(mp, 0x60);
1266 p->fragments_received += mib_read(mp, 0x64);
1267 p->oversize_received += mib_read(mp, 0x68);
1268 p->jabber_received += mib_read(mp, 0x6c);
1269 p->mac_receive_error += mib_read(mp, 0x70);
1270 p->bad_crc_event += mib_read(mp, 0x74);
1271 p->collision += mib_read(mp, 0x78);
1272 p->late_collision += mib_read(mp, 0x7c);
1273 /* Non MIB hardware counters */
1274 p->rx_discard += rdlp(mp, RX_DISCARD_FRAME_CNT);
1275 p->rx_overrun += rdlp(mp, RX_OVERRUN_FRAME_CNT);
1276 spin_unlock_bh(&mp->mib_counters_lock);
1278 mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1281 static void mib_counters_timer_wrapper(unsigned long _mp)
1283 struct mv643xx_eth_private *mp = (void *)_mp;
1285 mib_counters_update(mp);
1289 /* interrupt coalescing *****************************************************/
1291 * Hardware coalescing parameters are set in units of 64 t_clk
1294 * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1296 * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1298 * In the ->set*() methods, we round the computed register value
1299 * to the nearest integer.
1301 static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1303 u32 val = rdlp(mp, SDMA_CONFIG);
1306 if (mp->shared->extended_rx_coal_limit)
1307 temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1309 temp = (val & 0x003fff00) >> 8;
1312 do_div(temp, mp->shared->t_clk);
1314 return (unsigned int)temp;
1317 static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1322 temp = (u64)usec * mp->shared->t_clk;
1324 do_div(temp, 64000000);
1326 val = rdlp(mp, SDMA_CONFIG);
1327 if (mp->shared->extended_rx_coal_limit) {
1331 val |= (temp & 0x8000) << 10;
1332 val |= (temp & 0x7fff) << 7;
1337 val |= (temp & 0x3fff) << 8;
1339 wrlp(mp, SDMA_CONFIG, val);
1342 static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1346 temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1348 do_div(temp, mp->shared->t_clk);
1350 return (unsigned int)temp;
1353 static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1357 temp = (u64)usec * mp->shared->t_clk;
1359 do_div(temp, 64000000);
1364 wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1368 /* ethtool ******************************************************************/
1369 struct mv643xx_eth_stats {
1370 char stat_string[ETH_GSTRING_LEN];
1377 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1378 offsetof(struct net_device, stats.m), -1 }
1380 #define MIBSTAT(m) \
1381 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1382 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1384 #define LROSTAT(m) \
1385 { #m, FIELD_SIZEOF(struct lro_counters, m), \
1386 -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
1388 static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1397 MIBSTAT(good_octets_received),
1398 MIBSTAT(bad_octets_received),
1399 MIBSTAT(internal_mac_transmit_err),
1400 MIBSTAT(good_frames_received),
1401 MIBSTAT(bad_frames_received),
1402 MIBSTAT(broadcast_frames_received),
1403 MIBSTAT(multicast_frames_received),
1404 MIBSTAT(frames_64_octets),
1405 MIBSTAT(frames_65_to_127_octets),
1406 MIBSTAT(frames_128_to_255_octets),
1407 MIBSTAT(frames_256_to_511_octets),
1408 MIBSTAT(frames_512_to_1023_octets),
1409 MIBSTAT(frames_1024_to_max_octets),
1410 MIBSTAT(good_octets_sent),
1411 MIBSTAT(good_frames_sent),
1412 MIBSTAT(excessive_collision),
1413 MIBSTAT(multicast_frames_sent),
1414 MIBSTAT(broadcast_frames_sent),
1415 MIBSTAT(unrec_mac_control_received),
1417 MIBSTAT(good_fc_received),
1418 MIBSTAT(bad_fc_received),
1419 MIBSTAT(undersize_received),
1420 MIBSTAT(fragments_received),
1421 MIBSTAT(oversize_received),
1422 MIBSTAT(jabber_received),
1423 MIBSTAT(mac_receive_error),
1424 MIBSTAT(bad_crc_event),
1426 MIBSTAT(late_collision),
1427 MIBSTAT(rx_discard),
1428 MIBSTAT(rx_overrun),
1429 LROSTAT(lro_aggregated),
1430 LROSTAT(lro_flushed),
1431 LROSTAT(lro_no_desc),
1435 mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
1436 struct ethtool_cmd *cmd)
1440 err = phy_read_status(mp->phy);
1442 err = phy_ethtool_gset(mp->phy, cmd);
1445 * The MAC does not support 1000baseT_Half.
1447 cmd->supported &= ~SUPPORTED_1000baseT_Half;
1448 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1454 mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
1455 struct ethtool_cmd *cmd)
1459 port_status = rdlp(mp, PORT_STATUS);
1461 cmd->supported = SUPPORTED_MII;
1462 cmd->advertising = ADVERTISED_MII;
1463 switch (port_status & PORT_SPEED_MASK) {
1465 ethtool_cmd_speed_set(cmd, SPEED_10);
1467 case PORT_SPEED_100:
1468 ethtool_cmd_speed_set(cmd, SPEED_100);
1470 case PORT_SPEED_1000:
1471 ethtool_cmd_speed_set(cmd, SPEED_1000);
1477 cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
1478 cmd->port = PORT_MII;
1479 cmd->phy_address = 0;
1480 cmd->transceiver = XCVR_INTERNAL;
1481 cmd->autoneg = AUTONEG_DISABLE;
1489 mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1491 struct mv643xx_eth_private *mp = netdev_priv(dev);
1493 if (mp->phy != NULL)
1494 return mv643xx_eth_get_settings_phy(mp, cmd);
1496 return mv643xx_eth_get_settings_phyless(mp, cmd);
1500 mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1502 struct mv643xx_eth_private *mp = netdev_priv(dev);
1504 if (mp->phy == NULL)
1508 * The MAC does not support 1000baseT_Half.
1510 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1512 return phy_ethtool_sset(mp->phy, cmd);
1515 static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1516 struct ethtool_drvinfo *drvinfo)
1518 strlcpy(drvinfo->driver, mv643xx_eth_driver_name,
1519 sizeof(drvinfo->driver));
1520 strlcpy(drvinfo->version, mv643xx_eth_driver_version,
1521 sizeof(drvinfo->version));
1522 strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
1523 strlcpy(drvinfo->bus_info, "platform", sizeof(drvinfo->bus_info));
1524 drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
1527 static int mv643xx_eth_nway_reset(struct net_device *dev)
1529 struct mv643xx_eth_private *mp = netdev_priv(dev);
1531 if (mp->phy == NULL)
1534 return genphy_restart_aneg(mp->phy);
1538 mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1540 struct mv643xx_eth_private *mp = netdev_priv(dev);
1542 ec->rx_coalesce_usecs = get_rx_coal(mp);
1543 ec->tx_coalesce_usecs = get_tx_coal(mp);
1549 mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1551 struct mv643xx_eth_private *mp = netdev_priv(dev);
1553 set_rx_coal(mp, ec->rx_coalesce_usecs);
1554 set_tx_coal(mp, ec->tx_coalesce_usecs);
1560 mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1562 struct mv643xx_eth_private *mp = netdev_priv(dev);
1564 er->rx_max_pending = 4096;
1565 er->tx_max_pending = 4096;
1567 er->rx_pending = mp->rx_ring_size;
1568 er->tx_pending = mp->tx_ring_size;
1572 mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1574 struct mv643xx_eth_private *mp = netdev_priv(dev);
1576 if (er->rx_mini_pending || er->rx_jumbo_pending)
1579 mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
1580 mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
1582 if (netif_running(dev)) {
1583 mv643xx_eth_stop(dev);
1584 if (mv643xx_eth_open(dev)) {
1586 "fatal error on re-opening device after ring param change\n");
1596 mv643xx_eth_set_features(struct net_device *dev, netdev_features_t features)
1598 struct mv643xx_eth_private *mp = netdev_priv(dev);
1599 bool rx_csum = features & NETIF_F_RXCSUM;
1601 wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1606 static void mv643xx_eth_get_strings(struct net_device *dev,
1607 uint32_t stringset, uint8_t *data)
1611 if (stringset == ETH_SS_STATS) {
1612 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1613 memcpy(data + i * ETH_GSTRING_LEN,
1614 mv643xx_eth_stats[i].stat_string,
1620 static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1621 struct ethtool_stats *stats,
1624 struct mv643xx_eth_private *mp = netdev_priv(dev);
1627 mv643xx_eth_get_stats(dev);
1628 mib_counters_update(mp);
1629 mv643xx_eth_grab_lro_stats(mp);
1631 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1632 const struct mv643xx_eth_stats *stat;
1635 stat = mv643xx_eth_stats + i;
1637 if (stat->netdev_off >= 0)
1638 p = ((void *)mp->dev) + stat->netdev_off;
1640 p = ((void *)mp) + stat->mp_off;
1642 data[i] = (stat->sizeof_stat == 8) ?
1643 *(uint64_t *)p : *(uint32_t *)p;
1647 static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1649 if (sset == ETH_SS_STATS)
1650 return ARRAY_SIZE(mv643xx_eth_stats);
1655 static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1656 .get_settings = mv643xx_eth_get_settings,
1657 .set_settings = mv643xx_eth_set_settings,
1658 .get_drvinfo = mv643xx_eth_get_drvinfo,
1659 .nway_reset = mv643xx_eth_nway_reset,
1660 .get_link = ethtool_op_get_link,
1661 .get_coalesce = mv643xx_eth_get_coalesce,
1662 .set_coalesce = mv643xx_eth_set_coalesce,
1663 .get_ringparam = mv643xx_eth_get_ringparam,
1664 .set_ringparam = mv643xx_eth_set_ringparam,
1665 .get_strings = mv643xx_eth_get_strings,
1666 .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1667 .get_sset_count = mv643xx_eth_get_sset_count,
1671 /* address handling *********************************************************/
1672 static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1674 unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1675 unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1677 addr[0] = (mac_h >> 24) & 0xff;
1678 addr[1] = (mac_h >> 16) & 0xff;
1679 addr[2] = (mac_h >> 8) & 0xff;
1680 addr[3] = mac_h & 0xff;
1681 addr[4] = (mac_l >> 8) & 0xff;
1682 addr[5] = mac_l & 0xff;
1685 static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
1687 wrlp(mp, MAC_ADDR_HIGH,
1688 (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1689 wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1692 static u32 uc_addr_filter_mask(struct net_device *dev)
1694 struct netdev_hw_addr *ha;
1697 if (dev->flags & IFF_PROMISC)
1700 nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1701 netdev_for_each_uc_addr(ha, dev) {
1702 if (memcmp(dev->dev_addr, ha->addr, 5))
1704 if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
1707 nibbles |= 1 << (ha->addr[5] & 0x0f);
1713 static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1715 struct mv643xx_eth_private *mp = netdev_priv(dev);
1720 uc_addr_set(mp, dev->dev_addr);
1722 port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
1724 nibbles = uc_addr_filter_mask(dev);
1726 port_config |= UNICAST_PROMISCUOUS_MODE;
1730 for (i = 0; i < 16; i += 4) {
1731 int off = UNICAST_TABLE(mp->port_num) + i;
1748 wrlp(mp, PORT_CONFIG, port_config);
1751 static int addr_crc(unsigned char *addr)
1756 for (i = 0; i < 6; i++) {
1759 crc = (crc ^ addr[i]) << 8;
1760 for (j = 7; j >= 0; j--) {
1761 if (crc & (0x100 << j))
1769 static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1771 struct mv643xx_eth_private *mp = netdev_priv(dev);
1774 struct netdev_hw_addr *ha;
1777 if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
1782 port_num = mp->port_num;
1783 accept = 0x01010101;
1784 for (i = 0; i < 0x100; i += 4) {
1785 wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
1786 wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
1791 mc_spec = kmalloc(0x200, GFP_ATOMIC);
1792 if (mc_spec == NULL)
1794 mc_other = mc_spec + (0x100 >> 2);
1796 memset(mc_spec, 0, 0x100);
1797 memset(mc_other, 0, 0x100);
1799 netdev_for_each_mc_addr(ha, dev) {
1804 if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1809 entry = addr_crc(a);
1812 table[entry >> 2] |= 1 << (8 * (entry & 3));
1815 for (i = 0; i < 0x100; i += 4) {
1816 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
1817 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
1823 static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1825 mv643xx_eth_program_unicast_filter(dev);
1826 mv643xx_eth_program_multicast_filter(dev);
1829 static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1831 struct sockaddr *sa = addr;
1833 if (!is_valid_ether_addr(sa->sa_data))
1834 return -EADDRNOTAVAIL;
1836 memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
1838 netif_addr_lock_bh(dev);
1839 mv643xx_eth_program_unicast_filter(dev);
1840 netif_addr_unlock_bh(dev);
1846 /* rx/tx queue initialisation ***********************************************/
1847 static int rxq_init(struct mv643xx_eth_private *mp, int index)
1849 struct rx_queue *rxq = mp->rxq + index;
1850 struct rx_desc *rx_desc;
1856 rxq->rx_ring_size = mp->rx_ring_size;
1858 rxq->rx_desc_count = 0;
1859 rxq->rx_curr_desc = 0;
1860 rxq->rx_used_desc = 0;
1862 size = rxq->rx_ring_size * sizeof(struct rx_desc);
1864 if (index == 0 && size <= mp->rx_desc_sram_size) {
1865 rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1866 mp->rx_desc_sram_size);
1867 rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1869 rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1870 size, &rxq->rx_desc_dma,
1874 if (rxq->rx_desc_area == NULL) {
1876 "can't allocate rx ring (%d bytes)\n", size);
1879 memset(rxq->rx_desc_area, 0, size);
1881 rxq->rx_desc_area_size = size;
1882 rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
1884 if (rxq->rx_skb == NULL) {
1885 netdev_err(mp->dev, "can't allocate rx skb ring\n");
1889 rx_desc = (struct rx_desc *)rxq->rx_desc_area;
1890 for (i = 0; i < rxq->rx_ring_size; i++) {
1894 if (nexti == rxq->rx_ring_size)
1897 rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1898 nexti * sizeof(struct rx_desc);
1901 rxq->lro_mgr.dev = mp->dev;
1902 memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
1903 rxq->lro_mgr.features = LRO_F_NAPI;
1904 rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
1905 rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
1906 rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
1907 rxq->lro_mgr.max_aggr = 32;
1908 rxq->lro_mgr.frag_align_pad = 0;
1909 rxq->lro_mgr.lro_arr = rxq->lro_arr;
1910 rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
1912 memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
1918 if (index == 0 && size <= mp->rx_desc_sram_size)
1919 iounmap(rxq->rx_desc_area);
1921 dma_free_coherent(mp->dev->dev.parent, size,
1929 static void rxq_deinit(struct rx_queue *rxq)
1931 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
1936 for (i = 0; i < rxq->rx_ring_size; i++) {
1937 if (rxq->rx_skb[i]) {
1938 dev_kfree_skb(rxq->rx_skb[i]);
1939 rxq->rx_desc_count--;
1943 if (rxq->rx_desc_count) {
1944 netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
1945 rxq->rx_desc_count);
1948 if (rxq->index == 0 &&
1949 rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
1950 iounmap(rxq->rx_desc_area);
1952 dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
1953 rxq->rx_desc_area, rxq->rx_desc_dma);
1958 static int txq_init(struct mv643xx_eth_private *mp, int index)
1960 struct tx_queue *txq = mp->txq + index;
1961 struct tx_desc *tx_desc;
1967 txq->tx_ring_size = mp->tx_ring_size;
1969 txq->tx_desc_count = 0;
1970 txq->tx_curr_desc = 0;
1971 txq->tx_used_desc = 0;
1973 size = txq->tx_ring_size * sizeof(struct tx_desc);
1975 if (index == 0 && size <= mp->tx_desc_sram_size) {
1976 txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
1977 mp->tx_desc_sram_size);
1978 txq->tx_desc_dma = mp->tx_desc_sram_addr;
1980 txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1981 size, &txq->tx_desc_dma,
1985 if (txq->tx_desc_area == NULL) {
1987 "can't allocate tx ring (%d bytes)\n", size);
1990 memset(txq->tx_desc_area, 0, size);
1992 txq->tx_desc_area_size = size;
1994 tx_desc = (struct tx_desc *)txq->tx_desc_area;
1995 for (i = 0; i < txq->tx_ring_size; i++) {
1996 struct tx_desc *txd = tx_desc + i;
2000 if (nexti == txq->tx_ring_size)
2004 txd->next_desc_ptr = txq->tx_desc_dma +
2005 nexti * sizeof(struct tx_desc);
2008 skb_queue_head_init(&txq->tx_skb);
2013 static void txq_deinit(struct tx_queue *txq)
2015 struct mv643xx_eth_private *mp = txq_to_mp(txq);
2018 txq_reclaim(txq, txq->tx_ring_size, 1);
2020 BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2022 if (txq->index == 0 &&
2023 txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2024 iounmap(txq->tx_desc_area);
2026 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2027 txq->tx_desc_area, txq->tx_desc_dma);
2031 /* netdev ops and related ***************************************************/
2032 static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2037 int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
2042 if (int_cause & INT_EXT) {
2043 int_cause &= ~INT_EXT;
2044 int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2048 wrlp(mp, INT_CAUSE, ~int_cause);
2049 mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2050 ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2051 mp->work_rx |= (int_cause & INT_RX) >> 2;
2054 int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2055 if (int_cause_ext) {
2056 wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2057 if (int_cause_ext & INT_EXT_LINK_PHY)
2059 mp->work_tx |= int_cause_ext & INT_EXT_TX;
2065 static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2067 struct net_device *dev = (struct net_device *)dev_id;
2068 struct mv643xx_eth_private *mp = netdev_priv(dev);
2070 if (unlikely(!mv643xx_eth_collect_events(mp)))
2073 wrlp(mp, INT_MASK, 0);
2074 napi_schedule(&mp->napi);
2079 static void handle_link_event(struct mv643xx_eth_private *mp)
2081 struct net_device *dev = mp->dev;
2087 port_status = rdlp(mp, PORT_STATUS);
2088 if (!(port_status & LINK_UP)) {
2089 if (netif_carrier_ok(dev)) {
2092 netdev_info(dev, "link down\n");
2094 netif_carrier_off(dev);
2096 for (i = 0; i < mp->txq_count; i++) {
2097 struct tx_queue *txq = mp->txq + i;
2099 txq_reclaim(txq, txq->tx_ring_size, 1);
2100 txq_reset_hw_ptr(txq);
2106 switch (port_status & PORT_SPEED_MASK) {
2110 case PORT_SPEED_100:
2113 case PORT_SPEED_1000:
2120 duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2121 fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2123 netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
2124 speed, duplex ? "full" : "half", fc ? "en" : "dis");
2126 if (!netif_carrier_ok(dev))
2127 netif_carrier_on(dev);
2130 static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2132 struct mv643xx_eth_private *mp;
2135 mp = container_of(napi, struct mv643xx_eth_private, napi);
2137 if (unlikely(mp->oom)) {
2139 del_timer(&mp->rx_oom);
2143 while (work_done < budget) {
2148 if (mp->work_link) {
2150 handle_link_event(mp);
2155 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2156 if (likely(!mp->oom))
2157 queue_mask |= mp->work_rx_refill;
2160 if (mv643xx_eth_collect_events(mp))
2165 queue = fls(queue_mask) - 1;
2166 queue_mask = 1 << queue;
2168 work_tbd = budget - work_done;
2172 if (mp->work_tx_end & queue_mask) {
2173 txq_kick(mp->txq + queue);
2174 } else if (mp->work_tx & queue_mask) {
2175 work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2176 txq_maybe_wake(mp->txq + queue);
2177 } else if (mp->work_rx & queue_mask) {
2178 work_done += rxq_process(mp->rxq + queue, work_tbd);
2179 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2180 work_done += rxq_refill(mp->rxq + queue, work_tbd);
2186 if (work_done < budget) {
2188 mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2189 napi_complete(napi);
2190 wrlp(mp, INT_MASK, mp->int_mask);
2196 static inline void oom_timer_wrapper(unsigned long data)
2198 struct mv643xx_eth_private *mp = (void *)data;
2200 napi_schedule(&mp->napi);
2203 static void phy_reset(struct mv643xx_eth_private *mp)
2207 data = phy_read(mp->phy, MII_BMCR);
2212 if (phy_write(mp->phy, MII_BMCR, data) < 0)
2216 data = phy_read(mp->phy, MII_BMCR);
2217 } while (data >= 0 && data & BMCR_RESET);
2220 static void port_start(struct mv643xx_eth_private *mp)
2226 * Perform PHY reset, if there is a PHY.
2228 if (mp->phy != NULL) {
2229 struct ethtool_cmd cmd;
2231 mv643xx_eth_get_settings(mp->dev, &cmd);
2233 mv643xx_eth_set_settings(mp->dev, &cmd);
2237 * Configure basic link parameters.
2239 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2241 pscr |= SERIAL_PORT_ENABLE;
2242 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2244 pscr |= DO_NOT_FORCE_LINK_FAIL;
2245 if (mp->phy == NULL)
2246 pscr |= FORCE_LINK_PASS;
2247 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2250 * Configure TX path and queues.
2252 tx_set_rate(mp, 1000000000, 16777216);
2253 for (i = 0; i < mp->txq_count; i++) {
2254 struct tx_queue *txq = mp->txq + i;
2256 txq_reset_hw_ptr(txq);
2257 txq_set_rate(txq, 1000000000, 16777216);
2258 txq_set_fixed_prio_mode(txq);
2262 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2263 * frames to RX queue #0, and include the pseudo-header when
2264 * calculating receive checksums.
2266 mv643xx_eth_set_features(mp->dev, mp->dev->features);
2269 * Treat BPDUs as normal multicasts, and disable partition mode.
2271 wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2274 * Add configured unicast addresses to address filter table.
2276 mv643xx_eth_program_unicast_filter(mp->dev);
2279 * Enable the receive queues.
2281 for (i = 0; i < mp->rxq_count; i++) {
2282 struct rx_queue *rxq = mp->rxq + i;
2285 addr = (u32)rxq->rx_desc_dma;
2286 addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2287 wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2293 static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2298 * Reserve 2+14 bytes for an ethernet header (the hardware
2299 * automatically prepends 2 bytes of dummy data to each
2300 * received packet), 16 bytes for up to four VLAN tags, and
2301 * 4 bytes for the trailing FCS -- 36 bytes total.
2303 skb_size = mp->dev->mtu + 36;
2306 * Make sure that the skb size is a multiple of 8 bytes, as
2307 * the lower three bits of the receive descriptor's buffer
2308 * size field are ignored by the hardware.
2310 mp->skb_size = (skb_size + 7) & ~7;
2313 * If NET_SKB_PAD is smaller than a cache line,
2314 * netdev_alloc_skb() will cause skb->data to be misaligned
2315 * to a cache line boundary. If this is the case, include
2316 * some extra space to allow re-aligning the data area.
2318 mp->skb_size += SKB_DMA_REALIGN;
2321 static int mv643xx_eth_open(struct net_device *dev)
2323 struct mv643xx_eth_private *mp = netdev_priv(dev);
2327 wrlp(mp, INT_CAUSE, 0);
2328 wrlp(mp, INT_CAUSE_EXT, 0);
2329 rdlp(mp, INT_CAUSE_EXT);
2331 err = request_irq(dev->irq, mv643xx_eth_irq,
2332 IRQF_SHARED, dev->name, dev);
2334 netdev_err(dev, "can't assign irq\n");
2338 mv643xx_eth_recalc_skb_size(mp);
2340 napi_enable(&mp->napi);
2342 skb_queue_head_init(&mp->rx_recycle);
2344 mp->int_mask = INT_EXT;
2346 for (i = 0; i < mp->rxq_count; i++) {
2347 err = rxq_init(mp, i);
2350 rxq_deinit(mp->rxq + i);
2354 rxq_refill(mp->rxq + i, INT_MAX);
2355 mp->int_mask |= INT_RX_0 << i;
2359 mp->rx_oom.expires = jiffies + (HZ / 10);
2360 add_timer(&mp->rx_oom);
2363 for (i = 0; i < mp->txq_count; i++) {
2364 err = txq_init(mp, i);
2367 txq_deinit(mp->txq + i);
2370 mp->int_mask |= INT_TX_END_0 << i;
2375 wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2376 wrlp(mp, INT_MASK, mp->int_mask);
2382 for (i = 0; i < mp->rxq_count; i++)
2383 rxq_deinit(mp->rxq + i);
2385 free_irq(dev->irq, dev);
2390 static void port_reset(struct mv643xx_eth_private *mp)
2395 for (i = 0; i < mp->rxq_count; i++)
2396 rxq_disable(mp->rxq + i);
2397 for (i = 0; i < mp->txq_count; i++)
2398 txq_disable(mp->txq + i);
2401 u32 ps = rdlp(mp, PORT_STATUS);
2403 if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2408 /* Reset the Enable bit in the Configuration Register */
2409 data = rdlp(mp, PORT_SERIAL_CONTROL);
2410 data &= ~(SERIAL_PORT_ENABLE |
2411 DO_NOT_FORCE_LINK_FAIL |
2413 wrlp(mp, PORT_SERIAL_CONTROL, data);
2416 static int mv643xx_eth_stop(struct net_device *dev)
2418 struct mv643xx_eth_private *mp = netdev_priv(dev);
2421 wrlp(mp, INT_MASK_EXT, 0x00000000);
2422 wrlp(mp, INT_MASK, 0x00000000);
2425 napi_disable(&mp->napi);
2427 del_timer_sync(&mp->rx_oom);
2429 netif_carrier_off(dev);
2431 free_irq(dev->irq, dev);
2434 mv643xx_eth_get_stats(dev);
2435 mib_counters_update(mp);
2436 del_timer_sync(&mp->mib_counters_timer);
2438 skb_queue_purge(&mp->rx_recycle);
2440 for (i = 0; i < mp->rxq_count; i++)
2441 rxq_deinit(mp->rxq + i);
2442 for (i = 0; i < mp->txq_count; i++)
2443 txq_deinit(mp->txq + i);
2448 static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2450 struct mv643xx_eth_private *mp = netdev_priv(dev);
2452 if (mp->phy != NULL)
2453 return phy_mii_ioctl(mp->phy, ifr, cmd);
2458 static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2460 struct mv643xx_eth_private *mp = netdev_priv(dev);
2462 if (new_mtu < 64 || new_mtu > 9500)
2466 mv643xx_eth_recalc_skb_size(mp);
2467 tx_set_rate(mp, 1000000000, 16777216);
2469 if (!netif_running(dev))
2473 * Stop and then re-open the interface. This will allocate RX
2474 * skbs of the new MTU.
2475 * There is a possible danger that the open will not succeed,
2476 * due to memory being full.
2478 mv643xx_eth_stop(dev);
2479 if (mv643xx_eth_open(dev)) {
2481 "fatal error on re-opening device after MTU change\n");
2487 static void tx_timeout_task(struct work_struct *ugly)
2489 struct mv643xx_eth_private *mp;
2491 mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2492 if (netif_running(mp->dev)) {
2493 netif_tx_stop_all_queues(mp->dev);
2496 netif_tx_wake_all_queues(mp->dev);
2500 static void mv643xx_eth_tx_timeout(struct net_device *dev)
2502 struct mv643xx_eth_private *mp = netdev_priv(dev);
2504 netdev_info(dev, "tx timeout\n");
2506 schedule_work(&mp->tx_timeout_task);
2509 #ifdef CONFIG_NET_POLL_CONTROLLER
2510 static void mv643xx_eth_netpoll(struct net_device *dev)
2512 struct mv643xx_eth_private *mp = netdev_priv(dev);
2514 wrlp(mp, INT_MASK, 0x00000000);
2517 mv643xx_eth_irq(dev->irq, dev);
2519 wrlp(mp, INT_MASK, mp->int_mask);
2524 /* platform glue ************************************************************/
2526 mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2527 const struct mbus_dram_target_info *dram)
2529 void __iomem *base = msp->base;
2534 for (i = 0; i < 6; i++) {
2535 writel(0, base + WINDOW_BASE(i));
2536 writel(0, base + WINDOW_SIZE(i));
2538 writel(0, base + WINDOW_REMAP_HIGH(i));
2544 for (i = 0; i < dram->num_cs; i++) {
2545 const struct mbus_dram_window *cs = dram->cs + i;
2547 writel((cs->base & 0xffff0000) |
2548 (cs->mbus_attr << 8) |
2549 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2550 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2552 win_enable &= ~(1 << i);
2553 win_protect |= 3 << (2 * i);
2556 writel(win_enable, base + WINDOW_BAR_ENABLE);
2557 msp->win_protect = win_protect;
2560 static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2563 * Check whether we have a 14-bit coal limit field in bits
2564 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2565 * SDMA config register.
2567 writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2568 if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2569 msp->extended_rx_coal_limit = 1;
2571 msp->extended_rx_coal_limit = 0;
2574 * Check whether the MAC supports TX rate control, and if
2575 * yes, whether its associated registers are in the old or
2578 writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2579 if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2580 msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2582 writel(7, msp->base + 0x0400 + TX_BW_RATE);
2583 if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2584 msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2586 msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2590 static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2592 static int mv643xx_eth_version_printed;
2593 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2594 struct mv643xx_eth_shared_private *msp;
2595 const struct mbus_dram_target_info *dram;
2596 struct resource *res;
2599 if (!mv643xx_eth_version_printed++)
2600 pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
2601 mv643xx_eth_driver_version);
2604 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2609 msp = kzalloc(sizeof(*msp), GFP_KERNEL);
2613 msp->base = ioremap(res->start, resource_size(res));
2614 if (msp->base == NULL)
2618 * Set up and register SMI bus.
2620 if (pd == NULL || pd->shared_smi == NULL) {
2621 msp->smi_bus = mdiobus_alloc();
2622 if (msp->smi_bus == NULL)
2625 msp->smi_bus->priv = msp;
2626 msp->smi_bus->name = "mv643xx_eth smi";
2627 msp->smi_bus->read = smi_bus_read;
2628 msp->smi_bus->write = smi_bus_write,
2629 snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%s-%d",
2630 pdev->name, pdev->id);
2631 msp->smi_bus->parent = &pdev->dev;
2632 msp->smi_bus->phy_mask = 0xffffffff;
2633 if (mdiobus_register(msp->smi_bus) < 0)
2634 goto out_free_mii_bus;
2637 msp->smi = platform_get_drvdata(pd->shared_smi);
2640 msp->err_interrupt = NO_IRQ;
2641 init_waitqueue_head(&msp->smi_busy_wait);
2644 * Check whether the error interrupt is hooked up.
2646 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2650 err = request_irq(res->start, mv643xx_eth_err_irq,
2651 IRQF_SHARED, "mv643xx_eth", msp);
2653 writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
2654 msp->err_interrupt = res->start;
2659 * (Re-)program MBUS remapping windows if we are asked to.
2661 dram = mv_mbus_dram_info();
2663 mv643xx_eth_conf_mbus_windows(msp, dram);
2666 * Detect hardware parameters.
2668 msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
2669 msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
2670 pd->tx_csum_limit : 9 * 1024;
2671 infer_hw_params(msp);
2673 platform_set_drvdata(pdev, msp);
2678 mdiobus_free(msp->smi_bus);
2687 static int mv643xx_eth_shared_remove(struct platform_device *pdev)
2689 struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
2690 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2692 if (pd == NULL || pd->shared_smi == NULL) {
2693 mdiobus_unregister(msp->smi_bus);
2694 mdiobus_free(msp->smi_bus);
2696 if (msp->err_interrupt != NO_IRQ)
2697 free_irq(msp->err_interrupt, msp);
2704 static struct platform_driver mv643xx_eth_shared_driver = {
2705 .probe = mv643xx_eth_shared_probe,
2706 .remove = mv643xx_eth_shared_remove,
2708 .name = MV643XX_ETH_SHARED_NAME,
2709 .owner = THIS_MODULE,
2713 static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2715 int addr_shift = 5 * mp->port_num;
2718 data = rdl(mp, PHY_ADDR);
2719 data &= ~(0x1f << addr_shift);
2720 data |= (phy_addr & 0x1f) << addr_shift;
2721 wrl(mp, PHY_ADDR, data);
2724 static int phy_addr_get(struct mv643xx_eth_private *mp)
2728 data = rdl(mp, PHY_ADDR);
2730 return (data >> (5 * mp->port_num)) & 0x1f;
2733 static void set_params(struct mv643xx_eth_private *mp,
2734 struct mv643xx_eth_platform_data *pd)
2736 struct net_device *dev = mp->dev;
2738 if (is_valid_ether_addr(pd->mac_addr))
2739 memcpy(dev->dev_addr, pd->mac_addr, 6);
2741 uc_addr_get(mp, dev->dev_addr);
2743 mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2744 if (pd->rx_queue_size)
2745 mp->rx_ring_size = pd->rx_queue_size;
2746 mp->rx_desc_sram_addr = pd->rx_sram_addr;
2747 mp->rx_desc_sram_size = pd->rx_sram_size;
2749 mp->rxq_count = pd->rx_queue_count ? : 1;
2751 mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2752 if (pd->tx_queue_size)
2753 mp->tx_ring_size = pd->tx_queue_size;
2754 mp->tx_desc_sram_addr = pd->tx_sram_addr;
2755 mp->tx_desc_sram_size = pd->tx_sram_size;
2757 mp->txq_count = pd->tx_queue_count ? : 1;
2760 static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2763 struct mii_bus *bus = mp->shared->smi->smi_bus;
2764 struct phy_device *phydev;
2769 if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2770 start = phy_addr_get(mp) & 0x1f;
2773 start = phy_addr & 0x1f;
2778 for (i = 0; i < num; i++) {
2779 int addr = (start + i) & 0x1f;
2781 if (bus->phy_map[addr] == NULL)
2782 mdiobus_scan(bus, addr);
2784 if (phydev == NULL) {
2785 phydev = bus->phy_map[addr];
2787 phy_addr_set(mp, addr);
2794 static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
2796 struct phy_device *phy = mp->phy;
2800 phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
2803 phy->autoneg = AUTONEG_ENABLE;
2806 phy->advertising = phy->supported | ADVERTISED_Autoneg;
2808 phy->autoneg = AUTONEG_DISABLE;
2809 phy->advertising = 0;
2811 phy->duplex = duplex;
2813 phy_start_aneg(phy);
2816 static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
2820 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2821 if (pscr & SERIAL_PORT_ENABLE) {
2822 pscr &= ~SERIAL_PORT_ENABLE;
2823 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2826 pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
2827 if (mp->phy == NULL) {
2828 pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
2829 if (speed == SPEED_1000)
2830 pscr |= SET_GMII_SPEED_TO_1000;
2831 else if (speed == SPEED_100)
2832 pscr |= SET_MII_SPEED_TO_100;
2834 pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
2836 pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
2837 if (duplex == DUPLEX_FULL)
2838 pscr |= SET_FULL_DUPLEX_MODE;
2841 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2844 static const struct net_device_ops mv643xx_eth_netdev_ops = {
2845 .ndo_open = mv643xx_eth_open,
2846 .ndo_stop = mv643xx_eth_stop,
2847 .ndo_start_xmit = mv643xx_eth_xmit,
2848 .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
2849 .ndo_set_mac_address = mv643xx_eth_set_mac_address,
2850 .ndo_validate_addr = eth_validate_addr,
2851 .ndo_do_ioctl = mv643xx_eth_ioctl,
2852 .ndo_change_mtu = mv643xx_eth_change_mtu,
2853 .ndo_set_features = mv643xx_eth_set_features,
2854 .ndo_tx_timeout = mv643xx_eth_tx_timeout,
2855 .ndo_get_stats = mv643xx_eth_get_stats,
2856 #ifdef CONFIG_NET_POLL_CONTROLLER
2857 .ndo_poll_controller = mv643xx_eth_netpoll,
2861 static int mv643xx_eth_probe(struct platform_device *pdev)
2863 struct mv643xx_eth_platform_data *pd;
2864 struct mv643xx_eth_private *mp;
2865 struct net_device *dev;
2866 struct resource *res;
2869 pd = pdev->dev.platform_data;
2871 dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
2875 if (pd->shared == NULL) {
2876 dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
2880 dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
2884 mp = netdev_priv(dev);
2885 platform_set_drvdata(pdev, mp);
2887 mp->shared = platform_get_drvdata(pd->shared);
2888 mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
2889 mp->port_num = pd->port_number;
2894 netif_set_real_num_tx_queues(dev, mp->txq_count);
2895 netif_set_real_num_rx_queues(dev, mp->rxq_count);
2897 if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
2898 mp->phy = phy_scan(mp, pd->phy_addr);
2900 if (mp->phy != NULL)
2901 phy_init(mp, pd->speed, pd->duplex);
2903 SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
2905 init_pscr(mp, pd->speed, pd->duplex);
2908 mib_counters_clear(mp);
2910 init_timer(&mp->mib_counters_timer);
2911 mp->mib_counters_timer.data = (unsigned long)mp;
2912 mp->mib_counters_timer.function = mib_counters_timer_wrapper;
2913 mp->mib_counters_timer.expires = jiffies + 30 * HZ;
2914 add_timer(&mp->mib_counters_timer);
2916 spin_lock_init(&mp->mib_counters_lock);
2918 INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
2920 netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
2922 init_timer(&mp->rx_oom);
2923 mp->rx_oom.data = (unsigned long)mp;
2924 mp->rx_oom.function = oom_timer_wrapper;
2927 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2929 dev->irq = res->start;
2931 dev->netdev_ops = &mv643xx_eth_netdev_ops;
2933 dev->watchdog_timeo = 2 * HZ;
2936 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM |
2937 NETIF_F_RXCSUM | NETIF_F_LRO;
2938 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
2939 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
2941 dev->priv_flags |= IFF_UNICAST_FLT;
2943 SET_NETDEV_DEV(dev, &pdev->dev);
2945 if (mp->shared->win_protect)
2946 wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
2948 netif_carrier_off(dev);
2950 wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
2952 set_rx_coal(mp, 250);
2955 err = register_netdev(dev);
2959 netdev_notice(dev, "port %d with MAC address %pM\n",
2960 mp->port_num, dev->dev_addr);
2962 if (mp->tx_desc_sram_size > 0)
2963 netdev_notice(dev, "configured with sram\n");
2973 static int mv643xx_eth_remove(struct platform_device *pdev)
2975 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
2977 unregister_netdev(mp->dev);
2978 if (mp->phy != NULL)
2979 phy_detach(mp->phy);
2980 cancel_work_sync(&mp->tx_timeout_task);
2981 free_netdev(mp->dev);
2983 platform_set_drvdata(pdev, NULL);
2988 static void mv643xx_eth_shutdown(struct platform_device *pdev)
2990 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
2992 /* Mask all interrupts on ethernet port */
2993 wrlp(mp, INT_MASK, 0);
2996 if (netif_running(mp->dev))
3000 static struct platform_driver mv643xx_eth_driver = {
3001 .probe = mv643xx_eth_probe,
3002 .remove = mv643xx_eth_remove,
3003 .shutdown = mv643xx_eth_shutdown,
3005 .name = MV643XX_ETH_NAME,
3006 .owner = THIS_MODULE,
3010 static int __init mv643xx_eth_init_module(void)
3014 rc = platform_driver_register(&mv643xx_eth_shared_driver);
3016 rc = platform_driver_register(&mv643xx_eth_driver);
3018 platform_driver_unregister(&mv643xx_eth_shared_driver);
3023 module_init(mv643xx_eth_init_module);
3025 static void __exit mv643xx_eth_cleanup_module(void)
3027 platform_driver_unregister(&mv643xx_eth_driver);
3028 platform_driver_unregister(&mv643xx_eth_shared_driver);
3030 module_exit(mv643xx_eth_cleanup_module);
3032 MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3033 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3034 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3035 MODULE_LICENSE("GPL");
3036 MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3037 MODULE_ALIAS("platform:" MV643XX_ETH_NAME);