2 * drivers/net/ethernet/mellanox/mlxsw/spectrum.h
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
37 #ifndef _MLXSW_SPECTRUM_H
38 #define _MLXSW_SPECTRUM_H
40 #include <linux/types.h>
41 #include <linux/netdevice.h>
42 #include <linux/bitops.h>
43 #include <linux/if_vlan.h>
44 #include <linux/list.h>
45 #include <linux/dcbnl.h>
46 #include <net/switchdev.h>
51 #define MLXSW_SP_VFID_BASE VLAN_N_VID
52 #define MLXSW_SP_VFID_PORT_MAX 512 /* Non-bridged VLAN interfaces */
53 #define MLXSW_SP_VFID_BR_MAX 6144 /* Bridged VLAN interfaces */
54 #define MLXSW_SP_VFID_MAX (MLXSW_SP_VFID_PORT_MAX + MLXSW_SP_VFID_BR_MAX)
56 #define MLXSW_SP_LAG_MAX 64
57 #define MLXSW_SP_PORT_PER_LAG_MAX 16
59 #define MLXSW_SP_MID_MAX 7000
61 #define MLXSW_SP_PORTS_PER_CLUSTER_MAX 4
63 #define MLXSW_SP_PORT_BASE_SPEED 25000 /* Mb/s */
65 #define MLXSW_SP_BYTES_PER_CELL 96
67 #define MLXSW_SP_BYTES_TO_CELLS(b) DIV_ROUND_UP(b, MLXSW_SP_BYTES_PER_CELL)
68 #define MLXSW_SP_CELLS_TO_BYTES(c) (c * MLXSW_SP_BYTES_PER_CELL)
70 /* Maximum delay buffer needed in case of PAUSE frames, in cells.
71 * Assumes 100m cable and maximum MTU.
73 #define MLXSW_SP_PAUSE_DELAY 612
75 #define MLXSW_SP_CELL_FACTOR 2 /* 2 * cell_size / (IPG + cell_size + 1) */
77 static inline u16 mlxsw_sp_pfc_delay_get(int mtu, u16 delay)
79 delay = MLXSW_SP_BYTES_TO_CELLS(DIV_ROUND_UP(delay, BITS_PER_BYTE));
80 return MLXSW_SP_CELL_FACTOR * delay + MLXSW_SP_BYTES_TO_CELLS(mtu);
85 struct mlxsw_sp_upper {
86 struct net_device *dev;
87 unsigned int ref_count;
90 struct mlxsw_sp_vfid {
91 struct list_head list;
93 u16 vfid; /* Starting at 0 */
94 struct net_device *br_dev;
99 struct list_head list;
100 unsigned char addr[ETH_ALEN];
103 unsigned int ref_count;
106 static inline u16 mlxsw_sp_vfid_to_fid(u16 vfid)
108 return MLXSW_SP_VFID_BASE + vfid;
111 static inline u16 mlxsw_sp_fid_to_vfid(u16 fid)
113 return fid - MLXSW_SP_VFID_BASE;
116 static inline bool mlxsw_sp_fid_is_vfid(u16 fid)
118 return fid >= MLXSW_SP_VFID_BASE;
121 struct mlxsw_sp_sb_pr {
122 enum mlxsw_reg_sbpr_mode mode;
126 struct mlxsw_sp_sb_cm {
132 struct mlxsw_sp_sb_pm {
137 #define MLXSW_SP_SB_POOL_COUNT 4
138 #define MLXSW_SP_SB_TC_COUNT 8
141 struct mlxsw_sp_sb_pr prs[2][MLXSW_SP_SB_POOL_COUNT];
143 struct mlxsw_sp_sb_cm cms[2][MLXSW_SP_SB_TC_COUNT];
144 struct mlxsw_sp_sb_pm pms[2][MLXSW_SP_SB_POOL_COUNT];
145 } ports[MLXSW_PORT_MAX_PORTS];
150 struct list_head list;
151 unsigned long mapped[BITS_TO_LONGS(MLXSW_SP_VFID_PORT_MAX)];
154 struct list_head list;
155 unsigned long mapped[BITS_TO_LONGS(MLXSW_SP_VFID_BR_MAX)];
158 struct list_head list;
159 unsigned long mapped[BITS_TO_LONGS(MLXSW_SP_MID_MAX)];
161 unsigned long active_fids[BITS_TO_LONGS(VLAN_N_VID)];
162 struct mlxsw_sp_port **ports;
163 struct mlxsw_core *core;
164 const struct mlxsw_bus_info *bus_info;
165 unsigned char base_mac[ETH_ALEN];
167 struct delayed_work dw;
168 #define MLXSW_SP_DEFAULT_LEARNING_INTERVAL 100
169 unsigned int interval; /* ms */
171 #define MLXSW_SP_MIN_AGEING_TIME 10
172 #define MLXSW_SP_MAX_AGEING_TIME 1000000
173 #define MLXSW_SP_DEFAULT_AGEING_TIME 300
175 struct mlxsw_sp_upper master_bridge;
176 struct mlxsw_sp_upper lags[MLXSW_SP_LAG_MAX];
177 u8 port_to_module[MLXSW_PORT_MAX_PORTS];
178 struct mlxsw_sp_sb sb;
181 static inline struct mlxsw_sp_upper *
182 mlxsw_sp_lag_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
184 return &mlxsw_sp->lags[lag_id];
187 struct mlxsw_sp_port_pcpu_stats {
192 struct u64_stats_sync syncp;
196 struct mlxsw_sp_port {
197 struct mlxsw_core_port core_port; /* must be first */
198 struct net_device *dev;
199 struct mlxsw_sp_port_pcpu_stats __percpu *pcpu_stats;
200 struct mlxsw_sp *mlxsw_sp;
212 struct list_head list;
213 struct mlxsw_sp_vfid *vfid;
221 struct ieee_ets *ets;
222 struct ieee_maxrate *maxrate;
223 struct ieee_pfc *pfc;
225 /* 802.1Q bridge VLANs */
226 unsigned long *active_vlans;
227 unsigned long *untagged_vlans;
228 /* VLAN interfaces */
229 struct list_head vports_list;
233 mlxsw_sp_port_is_pause_en(const struct mlxsw_sp_port *mlxsw_sp_port)
235 return mlxsw_sp_port->link.tx_pause || mlxsw_sp_port->link.rx_pause;
238 static inline struct mlxsw_sp_port *
239 mlxsw_sp_port_lagged_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id, u8 port_index)
241 struct mlxsw_sp_port *mlxsw_sp_port;
244 local_port = mlxsw_core_lag_mapping_get(mlxsw_sp->core,
246 mlxsw_sp_port = mlxsw_sp->ports[local_port];
247 return mlxsw_sp_port && mlxsw_sp_port->lagged ? mlxsw_sp_port : NULL;
251 mlxsw_sp_port_is_vport(const struct mlxsw_sp_port *mlxsw_sp_port)
253 return mlxsw_sp_port->vport.vfid;
256 static inline struct net_device *
257 mlxsw_sp_vport_br_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
259 return mlxsw_sp_vport->vport.vfid->br_dev;
263 mlxsw_sp_vport_vid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
265 return mlxsw_sp_vport->vport.vid;
269 mlxsw_sp_vport_vfid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
271 return mlxsw_sp_vport->vport.vfid->vfid;
274 static inline struct mlxsw_sp_port *
275 mlxsw_sp_port_vport_find(const struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
277 struct mlxsw_sp_port *mlxsw_sp_vport;
279 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
281 if (mlxsw_sp_vport_vid_get(mlxsw_sp_vport) == vid)
282 return mlxsw_sp_vport;
288 static inline struct mlxsw_sp_port *
289 mlxsw_sp_port_vport_find_by_vfid(const struct mlxsw_sp_port *mlxsw_sp_port,
292 struct mlxsw_sp_port *mlxsw_sp_vport;
294 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
296 if (mlxsw_sp_vport_vfid_get(mlxsw_sp_vport) == vfid)
297 return mlxsw_sp_vport;
303 enum mlxsw_sp_flood_table {
304 MLXSW_SP_FLOOD_TABLE_UC,
305 MLXSW_SP_FLOOD_TABLE_BM,
308 int mlxsw_sp_buffers_init(struct mlxsw_sp *mlxsw_sp);
309 void mlxsw_sp_buffers_fini(struct mlxsw_sp *mlxsw_sp);
310 int mlxsw_sp_port_buffers_init(struct mlxsw_sp_port *mlxsw_sp_port);
311 int mlxsw_sp_sb_pool_get(struct mlxsw_core *mlxsw_core,
312 unsigned int sb_index, u16 pool_index,
313 struct devlink_sb_pool_info *pool_info);
314 int mlxsw_sp_sb_pool_set(struct mlxsw_core *mlxsw_core,
315 unsigned int sb_index, u16 pool_index, u32 size,
316 enum devlink_sb_threshold_type threshold_type);
317 int mlxsw_sp_sb_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
318 unsigned int sb_index, u16 pool_index,
320 int mlxsw_sp_sb_port_pool_set(struct mlxsw_core_port *mlxsw_core_port,
321 unsigned int sb_index, u16 pool_index,
323 int mlxsw_sp_sb_tc_pool_bind_get(struct mlxsw_core_port *mlxsw_core_port,
324 unsigned int sb_index, u16 tc_index,
325 enum devlink_sb_pool_type pool_type,
326 u16 *p_pool_index, u32 *p_threshold);
327 int mlxsw_sp_sb_tc_pool_bind_set(struct mlxsw_core_port *mlxsw_core_port,
328 unsigned int sb_index, u16 tc_index,
329 enum devlink_sb_pool_type pool_type,
330 u16 pool_index, u32 threshold);
332 int mlxsw_sp_switchdev_init(struct mlxsw_sp *mlxsw_sp);
333 void mlxsw_sp_switchdev_fini(struct mlxsw_sp *mlxsw_sp);
334 int mlxsw_sp_port_vlan_init(struct mlxsw_sp_port *mlxsw_sp_port);
335 void mlxsw_sp_port_switchdev_init(struct mlxsw_sp_port *mlxsw_sp_port);
336 void mlxsw_sp_port_switchdev_fini(struct mlxsw_sp_port *mlxsw_sp_port);
337 int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port,
338 enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid,
340 int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
341 u16 vid_end, bool is_member, bool untagged);
342 int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto,
344 int mlxsw_sp_port_kill_vid(struct net_device *dev,
345 __be16 __always_unused proto, u16 vid);
346 int mlxsw_sp_vport_flood_set(struct mlxsw_sp_port *mlxsw_sp_vport, u16 vfid,
347 bool set, bool only_uc);
348 void mlxsw_sp_port_active_vlans_del(struct mlxsw_sp_port *mlxsw_sp_port);
349 int mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid);
350 int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
351 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
352 bool dwrr, u8 dwrr_weight);
353 int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
354 u8 switch_prio, u8 tclass);
355 int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
356 u8 *prio_tc, bool pause_en,
357 struct ieee_pfc *my_pfc);
358 int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
359 enum mlxsw_reg_qeec_hr hr, u8 index,
360 u8 next_index, u32 maxrate);
362 #ifdef CONFIG_MLXSW_SPECTRUM_DCB
364 int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port);
365 void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port);
369 static inline int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port)
374 static inline void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port)