2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2013 QLogic Corporation
5 * See LICENSE.qlcnic for copyright and licensing details.
11 #include <linux/module.h>
12 #include <linux/kernel.h>
13 #include <linux/types.h>
14 #include <linux/ioport.h>
15 #include <linux/pci.h>
16 #include <linux/netdevice.h>
17 #include <linux/etherdevice.h>
20 #include <linux/tcp.h>
21 #include <linux/skbuff.h>
22 #include <linux/firmware.h>
24 #include <linux/ethtool.h>
25 #include <linux/mii.h>
26 #include <linux/timer.h>
28 #include <linux/vmalloc.h>
31 #include <asm/byteorder.h>
32 #include <linux/bitops.h>
33 #include <linux/if_vlan.h>
35 #include "qlcnic_hdr.h"
36 #include "qlcnic_hw.h"
37 #include "qlcnic_83xx_hw.h"
39 #define _QLCNIC_LINUX_MAJOR 5
40 #define _QLCNIC_LINUX_MINOR 2
41 #define _QLCNIC_LINUX_SUBVERSION 39
42 #define QLCNIC_LINUX_VERSIONID "5.2.39"
43 #define QLCNIC_DRV_IDC_VER 0x01
44 #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
47 #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48 #define _major(v) (((v) >> 24) & 0xff)
49 #define _minor(v) (((v) >> 16) & 0xff)
50 #define _build(v) ((v) & 0xffff)
52 /* version in image has weird encoding:
55 * 31:16 - build (little endian)
57 #define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
60 #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
61 #define QLCNIC_NUM_FLASH_SECTORS (64)
62 #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63 #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
66 #define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68 #define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70 #define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72 #define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74 #define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
77 #define QLCNIC_P3P_A0 0x50
78 #define QLCNIC_P3P_C0 0x58
80 #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
82 #define FIRST_PAGE_GROUP_START 0
83 #define FIRST_PAGE_GROUP_END 0x100000
85 #define P3P_MAX_MTU (9600)
86 #define P3P_MIN_MTU (68)
87 #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
89 #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90 #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
91 #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92 #define QLCNIC_LRO_BUFFER_EXTRA 2048
95 #define QLCNIC_MAX_FRAGS_PER_TX 14
96 #define MAX_TSO_HEADER_DESC 2
97 #define MGMT_CMD_DESC_RESV 4
98 #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
100 #define QLCNIC_MAX_TX_TIMEOUTS 2
102 * Following are the states of the Phantom. Phantom will set them and
103 * Host will read to check if the fields are correct.
105 #define PHAN_INITIALIZE_FAILED 0xffff
106 #define PHAN_INITIALIZE_COMPLETE 0xff01
108 /* Host writes the following to notify that it has done the init-handshake */
109 #define PHAN_INITIALIZE_ACK 0xf00f
110 #define PHAN_PEG_RCV_INITIALIZED 0xff01
112 #define NUM_RCV_DESC_RINGS 3
114 #define RCV_RING_NORMAL 0
115 #define RCV_RING_JUMBO 1
117 #define MIN_CMD_DESCRIPTORS 64
118 #define MIN_RCV_DESCRIPTORS 64
119 #define MIN_JUMBO_DESCRIPTORS 32
121 #define MAX_CMD_DESCRIPTORS 1024
122 #define MAX_RCV_DESCRIPTORS_1G 4096
123 #define MAX_RCV_DESCRIPTORS_10G 8192
124 #define MAX_RCV_DESCRIPTORS_VF 2048
125 #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
126 #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
128 #define DEFAULT_RCV_DESCRIPTORS_1G 2048
129 #define DEFAULT_RCV_DESCRIPTORS_10G 4096
130 #define DEFAULT_RCV_DESCRIPTORS_VF 1024
131 #define MAX_RDS_RINGS 2
133 #define get_next_index(index, length) \
134 (((index) + 1) & ((length) - 1))
137 * Following data structures describe the descriptors that will be used.
138 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
139 * we are doing LSO (above the 1500 size packet) only.
141 struct cmd_desc_type0 {
142 u8 tcp_hdr_offset; /* For LSO only */
143 u8 ip_hdr_offset; /* For LSO only */
144 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
145 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
149 __le16 reference_handle;
151 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
152 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
153 __le16 conn_id; /* IPSec offoad only */
158 __le16 buffer_length[4];
162 u8 eth_addr[ETH_ALEN];
165 } __attribute__ ((aligned(64)));
167 /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
169 __le16 reference_handle;
171 __le32 buffer_length; /* allocated buffer length (usually 2K) */
176 __le64 status_desc_data[2];
177 } __attribute__ ((aligned(16)));
179 /* UNIFIED ROMIMAGE */
180 #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
181 #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
182 #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
183 #define QLCNIC_UNI_DIR_SECT_FW 0x7
186 #define QLCNIC_UNI_CHIP_REV_OFF 10
187 #define QLCNIC_UNI_FLAGS_OFF 11
188 #define QLCNIC_UNI_BIOS_VERSION_OFF 12
189 #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
190 #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
192 struct uni_table_desc{
199 struct uni_data_desc{
205 /* Flash Defines and Structures */
206 #define QLCNIC_FLT_LOCATION 0x3F1000
207 #define QLCNIC_FDT_LOCATION 0x3F0000
208 #define QLCNIC_B0_FW_IMAGE_REGION 0x74
209 #define QLCNIC_C0_FW_IMAGE_REGION 0x97
210 #define QLCNIC_BOOTLD_REGION 0X72
211 struct qlcnic_flt_header {
218 struct qlcnic_flt_entry {
228 /* Flash Descriptor Table */
242 u8 write_enable_bits;
243 u8 write_statusreg_cmd;
244 u8 unprotected_sec_cmd;
249 u32 write_enable_data;
251 u8 write_disable_bits;
255 u8 protected_sec_cmd;
258 /* Magic number to let user know flash is programmed */
259 #define QLCNIC_BDINFO_MAGIC 0x12345678
261 #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
262 #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
263 #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
264 #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
265 #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
266 #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
267 #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
268 #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
269 #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
270 #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
271 #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
272 #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
273 #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
274 #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
276 #define QLCNIC_MSIX_TABLE_OFFSET 0x44
278 /* Flash memory map */
279 #define QLCNIC_BRDCFG_START 0x4000 /* board config */
280 #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
281 #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
282 #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
284 #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
285 #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
286 #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
287 #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
289 #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
290 #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
292 #define QLCNIC_FW_MIN_SIZE (0x3fffff)
293 #define QLCNIC_UNIFIED_ROMIMAGE 0
294 #define QLCNIC_FLASH_ROMIMAGE 1
295 #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
297 #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
298 #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
300 extern char qlcnic_driver_name[];
302 extern int qlcnic_use_msi;
303 extern int qlcnic_use_msi_x;
304 extern int qlcnic_auto_fw_reset;
305 extern int qlcnic_load_fw_file;
306 extern int qlcnic_config_npars;
308 /* Number of status descriptors to handle per interrupt */
309 #define MAX_STATUS_HANDLE (64)
312 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
313 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
315 struct qlcnic_skb_frag {
320 /* Following defines are for the state of the buffers */
321 #define QLCNIC_BUFFER_FREE 0
322 #define QLCNIC_BUFFER_BUSY 1
325 * There will be one qlcnic_buffer per skb packet. These will be
326 * used to save the dma info for pci_unmap_page()
328 struct qlcnic_cmd_buffer {
330 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
334 /* In rx_buffer, we do not need multiple fragments as is a single buffer */
335 struct qlcnic_rx_buffer {
338 struct list_head list;
343 #define QLCNIC_GBE 0x01
344 #define QLCNIC_XGBE 0x02
347 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
348 * adjusted based on configured MTU.
350 #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
351 #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
353 #define QLCNIC_INTR_DEFAULT 0x04
354 #define QLCNIC_CONFIG_INTR_COALESCE 3
355 #define QLCNIC_DEV_INFO_SIZE 1
357 struct qlcnic_nic_intr_coalesce {
366 struct qlcnic_dump_template_hdr {
383 struct qlcnic_fw_dump {
384 u8 clr; /* flag to indicate if dump is cleared */
385 u8 enable; /* enable/disable dump */
386 u32 size; /* total size of the dump */
387 void *data; /* dump data area */
388 struct qlcnic_dump_template_hdr *tmpl_hdr;
392 * One hardware_context{} per adapter
393 * contains interrupt info as well shared hardware info.
395 struct qlcnic_hardware_context {
396 void __iomem *pci_base0;
397 void __iomem *ocm_win_crb;
399 unsigned long pci_len0;
402 struct mutex mem_lock;
444 struct qlcnic_hardware_ops *hw_ops;
445 struct qlcnic_nic_intr_coalesce coal;
446 struct qlcnic_fw_dump fw_dump;
447 struct qlcnic_fdt fdt;
448 struct qlc_83xx_reset reset;
449 struct qlc_83xx_idc idc;
450 struct qlc_83xx_fw_info fw_info;
451 struct qlcnic_intrpt_config *intr_tbl;
452 struct qlcnic_sriov *sriov;
455 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
460 struct qlcnic_adapter_stats {
474 u64 skb_alloc_failure;
476 u64 rx_dma_map_error;
477 u64 tx_dma_map_error;
479 u64 mac_filter_limit_overrun;
483 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
484 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
486 struct qlcnic_host_rds_ring {
487 void __iomem *crb_rcv_producer;
488 struct rcv_desc *desc_head;
489 struct qlcnic_rx_buffer *rx_buf_arr;
495 struct list_head free_list;
497 dma_addr_t phys_addr;
498 } ____cacheline_internodealigned_in_smp;
500 struct qlcnic_host_sds_ring {
503 void __iomem *crb_sts_consumer;
505 struct status_desc *desc_head;
506 struct qlcnic_adapter *adapter;
507 struct napi_struct napi;
508 struct list_head free_list[NUM_RCV_DESC_RINGS];
510 void __iomem *crb_intr_mask;
513 dma_addr_t phys_addr;
514 char name[IFNAMSIZ+4];
515 } ____cacheline_internodealigned_in_smp;
517 struct qlcnic_host_tx_ring {
519 void __iomem *crb_intr_mask;
520 char name[IFNAMSIZ+4];
525 void __iomem *crb_cmd_producer;
526 struct cmd_desc_type0 *desc_head;
527 struct qlcnic_adapter *adapter;
528 struct napi_struct napi;
529 struct qlcnic_cmd_buffer *cmd_buf_arr;
532 dma_addr_t phys_addr;
533 dma_addr_t hw_cons_phys_addr;
534 struct netdev_queue *txq;
535 } ____cacheline_internodealigned_in_smp;
538 * Receive context. There is one such structure per instance of the
539 * receive processing. Any state information that is relevant to
540 * the receive, and is must be in this structure. The global data may be
543 struct qlcnic_recv_context {
544 struct qlcnic_host_rds_ring *rds_rings;
545 struct qlcnic_host_sds_ring *sds_rings;
552 /* HW context creation */
554 #define QLCNIC_OS_CRB_RETRY_COUNT 4000
556 #define QLCNIC_CDRP_CMD_BIT 0x80000000
559 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
560 * in the crb QLCNIC_CDRP_CRB_OFFSET.
562 #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
563 #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
565 #define QLCNIC_CDRP_RSP_OK 0x00000001
566 #define QLCNIC_CDRP_RSP_FAIL 0x00000002
567 #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
570 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
571 * the crb QLCNIC_CDRP_CRB_OFFSET.
573 #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
575 #define QLCNIC_RCODE_SUCCESS 0
576 #define QLCNIC_RCODE_INVALID_ARGS 6
577 #define QLCNIC_RCODE_NOT_SUPPORTED 9
578 #define QLCNIC_RCODE_NOT_PERMITTED 10
579 #define QLCNIC_RCODE_NOT_IMPL 15
580 #define QLCNIC_RCODE_INVALID 16
581 #define QLCNIC_RCODE_TIMEOUT 17
582 #define QLCNIC_DESTROY_CTX_RESET 0
585 * Capabilities Announced
587 #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
588 #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
589 #define QLCNIC_CAP0_LSO (1 << 6)
590 #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
591 #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
592 #define QLCNIC_CAP0_VALIDOFF (1 << 11)
593 #define QLCNIC_CAP0_LRO_MSS (1 << 21)
598 #define QLCNIC_HOST_CTX_STATE_FREED 0
599 #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
605 struct qlcnic_hostrq_sds_ring {
606 __le64 host_phys_addr; /* Ring base addr */
607 __le32 ring_size; /* Ring entries */
609 __le16 rsvd; /* Padding */
612 struct qlcnic_hostrq_rds_ring {
613 __le64 host_phys_addr; /* Ring base addr */
614 __le64 buff_size; /* Packet buffer size */
615 __le32 ring_size; /* Ring entries */
616 __le32 ring_kind; /* Class of ring */
619 struct qlcnic_hostrq_rx_ctx {
620 __le64 host_rsp_dma_addr; /* Response dma'd here */
621 __le32 capabilities[4]; /* Flag bit vector */
622 __le32 host_int_crb_mode; /* Interrupt crb usage */
623 __le32 host_rds_crb_mode; /* RDS crb usage */
624 /* These ring offsets are relative to data[0] below */
625 __le32 rds_ring_offset; /* Offset to RDS config */
626 __le32 sds_ring_offset; /* Offset to SDS config */
627 __le16 num_rds_rings; /* Count of RDS rings */
628 __le16 num_sds_rings; /* Count of SDS rings */
629 __le16 valid_field_offset;
632 u8 reserved[128]; /* reserve space for future expansion*/
633 /* MUST BE 64-bit aligned.
634 The following is packed:
636 - N hostrq_sds_rings */
640 struct qlcnic_cardrsp_rds_ring{
641 __le32 host_producer_crb; /* Crb to use */
642 __le32 rsvd1; /* Padding */
645 struct qlcnic_cardrsp_sds_ring {
646 __le32 host_consumer_crb; /* Crb to use */
647 __le32 interrupt_crb; /* Crb to use */
650 struct qlcnic_cardrsp_rx_ctx {
651 /* These ring offsets are relative to data[0] below */
652 __le32 rds_ring_offset; /* Offset to RDS config */
653 __le32 sds_ring_offset; /* Offset to SDS config */
654 __le32 host_ctx_state; /* Starting State */
655 __le32 num_fn_per_port; /* How many PCI fn share the port */
656 __le16 num_rds_rings; /* Count of RDS rings */
657 __le16 num_sds_rings; /* Count of SDS rings */
658 __le16 context_id; /* Handle for context */
659 u8 phys_port; /* Physical id of port */
660 u8 virt_port; /* Virtual/Logical id of port */
661 u8 reserved[128]; /* save space for future expansion */
662 /* MUST BE 64-bit aligned.
663 The following is packed:
664 - N cardrsp_rds_rings
665 - N cardrs_sds_rings */
669 #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
670 (sizeof(HOSTRQ_RX) + \
671 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
672 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
674 #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
675 (sizeof(CARDRSP_RX) + \
676 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
677 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
683 struct qlcnic_hostrq_cds_ring {
684 __le64 host_phys_addr; /* Ring base addr */
685 __le32 ring_size; /* Ring entries */
686 __le32 rsvd; /* Padding */
689 struct qlcnic_hostrq_tx_ctx {
690 __le64 host_rsp_dma_addr; /* Response dma'd here */
691 __le64 cmd_cons_dma_addr; /* */
692 __le64 dummy_dma_addr; /* */
693 __le32 capabilities[4]; /* Flag bit vector */
694 __le32 host_int_crb_mode; /* Interrupt crb usage */
695 __le32 rsvd1; /* Padding */
696 __le16 rsvd2; /* Padding */
697 __le16 interrupt_ctl;
699 __le16 rsvd3; /* Padding */
700 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
701 u8 reserved[128]; /* future expansion */
704 struct qlcnic_cardrsp_cds_ring {
705 __le32 host_producer_crb; /* Crb to use */
706 __le32 interrupt_crb; /* Crb to use */
709 struct qlcnic_cardrsp_tx_ctx {
710 __le32 host_ctx_state; /* Starting state */
711 __le16 context_id; /* Handle for context */
712 u8 phys_port; /* Physical id of port */
713 u8 virt_port; /* Virtual/Logical id of port */
714 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
715 u8 reserved[128]; /* future expansion */
718 #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
719 #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
723 #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
724 #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
725 #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
726 #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
728 #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
729 #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
730 #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
731 #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
732 #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
737 #define MC_COUNT_P3P 38
739 #define QLCNIC_MAC_NOOP 0
740 #define QLCNIC_MAC_ADD 1
741 #define QLCNIC_MAC_DEL 2
742 #define QLCNIC_MAC_VLAN_ADD 3
743 #define QLCNIC_MAC_VLAN_DEL 4
745 struct qlcnic_mac_list_s {
746 struct list_head list;
747 uint8_t mac_addr[ETH_ALEN+2];
751 #define NO_MAC_LEARN 0
752 #define DRV_MAC_LEARN 1
753 #define FDB_MAC_LEARN 2
755 #define QLCNIC_HOST_REQUEST 0x13
756 #define QLCNIC_REQUEST 0x14
758 #define QLCNIC_MAC_EVENT 0x1
760 #define QLCNIC_IP_UP 2
761 #define QLCNIC_IP_DOWN 3
763 #define QLCNIC_ILB_MODE 0x1
764 #define QLCNIC_ELB_MODE 0x2
766 #define QLCNIC_LINKEVENT 0x1
767 #define QLCNIC_LB_RESPONSE 0x2
768 #define QLCNIC_IS_LB_CONFIGURED(VAL) \
769 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
772 * Driver --> Firmware
774 #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
775 #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
776 #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
777 #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
778 #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
779 #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
781 #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
782 #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
783 #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
784 #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
787 * Firmware --> Driver
790 #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
791 #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
793 #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
794 #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
795 #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
797 #define QLCNIC_LRO_REQUEST_CLEANUP 4
799 /* Capabilites received */
800 #define QLCNIC_FW_CAPABILITY_TSO BIT_1
801 #define QLCNIC_FW_CAPABILITY_BDG BIT_8
802 #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
803 #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
804 #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
805 #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
807 #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
808 #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
809 #define QLCNIC_FW_CAPABILITY_2_OCBB BIT_5
812 #define LINKEVENT_MODULE_NOT_PRESENT 1
813 #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
814 #define LINKEVENT_MODULE_OPTICAL_SRLR 3
815 #define LINKEVENT_MODULE_OPTICAL_LRM 4
816 #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
817 #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
818 #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
819 #define LINKEVENT_MODULE_TWINAX 8
821 #define LINKSPEED_10GBPS 10000
822 #define LINKSPEED_1GBPS 1000
823 #define LINKSPEED_100MBPS 100
824 #define LINKSPEED_10MBPS 10
826 #define LINKSPEED_ENCODED_10MBPS 0
827 #define LINKSPEED_ENCODED_100MBPS 1
828 #define LINKSPEED_ENCODED_1GBPS 2
830 #define LINKEVENT_AUTONEG_DISABLED 0
831 #define LINKEVENT_AUTONEG_ENABLED 1
833 #define LINKEVENT_HALF_DUPLEX 0
834 #define LINKEVENT_FULL_DUPLEX 1
836 #define LINKEVENT_LINKSPEED_MBPS 0
837 #define LINKEVENT_LINKSPEED_ENCODED 1
839 /* firmware response header:
840 * 63:58 - message type
844 * 47:40 - completion id
849 #define qlcnic_get_nic_msg_opcode(msg_hdr) \
850 ((msg_hdr >> 32) & 0xFF)
852 struct qlcnic_fw_msg {
862 struct qlcnic_nic_req {
868 struct qlcnic_mac_req {
874 struct qlcnic_vlan_req {
879 struct qlcnic_ipaddr {
884 #define QLCNIC_MSI_ENABLED 0x02
885 #define QLCNIC_MSIX_ENABLED 0x04
886 #define QLCNIC_LRO_ENABLED 0x01
887 #define QLCNIC_LRO_DISABLED 0x00
888 #define QLCNIC_BRIDGE_ENABLED 0X10
889 #define QLCNIC_DIAG_ENABLED 0x20
890 #define QLCNIC_ESWITCH_ENABLED 0x40
891 #define QLCNIC_ADAPTER_INITIALIZED 0x80
892 #define QLCNIC_TAGGING_ENABLED 0x100
893 #define QLCNIC_MACSPOOF 0x200
894 #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
895 #define QLCNIC_PROMISC_DISABLED 0x800
896 #define QLCNIC_NEED_FLR 0x1000
897 #define QLCNIC_FW_RESET_OWNER 0x2000
898 #define QLCNIC_FW_HANG 0x4000
899 #define QLCNIC_FW_LRO_MSS_CAP 0x8000
900 #define QLCNIC_TX_INTR_SHARED 0x10000
901 #define QLCNIC_IS_MSI_FAMILY(adapter) \
902 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
904 #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
905 #define QLCNIC_MSIX_TBL_SPACE 8192
906 #define QLCNIC_PCI_REG_MSIX_TBL 0x44
907 #define QLCNIC_MSIX_TBL_PGSIZE 4096
909 #define QLCNIC_NETDEV_WEIGHT 128
910 #define QLCNIC_ADAPTER_UP_MAGIC 777
912 #define __QLCNIC_FW_ATTACHED 0
913 #define __QLCNIC_DEV_UP 1
914 #define __QLCNIC_RESETTING 2
915 #define __QLCNIC_START_FW 4
916 #define __QLCNIC_AER 5
917 #define __QLCNIC_DIAG_RES_ALLOC 6
918 #define __QLCNIC_LED_ENABLE 7
919 #define __QLCNIC_ELB_INPROGRESS 8
920 #define __QLCNIC_SRIOV_ENABLE 10
921 #define __QLCNIC_SRIOV_CAPABLE 11
923 #define QLCNIC_INTERRUPT_TEST 1
924 #define QLCNIC_LOOPBACK_TEST 2
925 #define QLCNIC_LED_TEST 3
927 #define QLCNIC_FILTER_AGE 80
928 #define QLCNIC_READD_AGE 20
929 #define QLCNIC_LB_MAX_FILTERS 64
930 #define QLCNIC_LB_BUCKET_SIZE 32
932 /* QLCNIC Driver Error Code */
933 #define QLCNIC_FW_NOT_RESPOND 51
934 #define QLCNIC_TEST_IN_PROGRESS 52
935 #define QLCNIC_UNDEFINED_ERROR 53
936 #define QLCNIC_LB_CABLE_NOT_CONN 54
937 #define QLCNIC_ILB_MAX_RCV_LOOP 10
939 struct qlcnic_filter {
940 struct hlist_node fnode;
946 struct qlcnic_filter_hash {
947 struct hlist_head *fhead;
953 struct qlcnic_adapter {
954 struct qlcnic_hardware_context *ahw;
955 struct qlcnic_recv_context *recv_ctx;
956 struct qlcnic_host_tx_ring *tx_ring;
957 struct net_device *netdev;
958 struct pci_dev *pdev;
963 int max_drv_tx_rings;
990 u8 mac_addr[ETH_ALEN];
995 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
997 struct qlcnic_npar_info *npars;
998 struct qlcnic_eswitch *eswitch;
999 struct qlcnic_nic_template *nic_ops;
1001 struct qlcnic_adapter_stats stats;
1002 struct list_head mac_list;
1004 void __iomem *tgt_mask_reg;
1005 void __iomem *tgt_status_reg;
1006 void __iomem *crb_int_state_reg;
1007 void __iomem *isr_int_vec;
1009 struct msix_entry *msix_entries;
1010 struct workqueue_struct *qlcnic_wq;
1011 struct delayed_work fw_work;
1012 struct delayed_work idc_aen_work;
1014 struct qlcnic_filter_hash fhash;
1015 struct qlcnic_filter_hash rx_fhash;
1016 struct list_head vf_mc_list;
1018 spinlock_t tx_clean_lock;
1019 spinlock_t mac_learn_lock;
1020 /* spinlock for catching rcv filters for eswitch traffic */
1021 spinlock_t rx_mac_learn_lock;
1022 u32 file_prd_off; /*File fw product offset*/
1024 const struct firmware *fw;
1027 struct qlcnic_info_le {
1029 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1031 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1033 __le32 capabilities;
1043 __le16 max_bw_reg_offset;
1044 __le16 max_linkspeed_reg_offset;
1048 __le16 max_tx_mac_filters;
1049 __le16 max_rx_mcast_mac_filters;
1050 __le16 max_rx_ucast_mac_filters;
1051 __le16 max_rx_ip_addr;
1052 __le16 max_rx_lro_flow;
1053 __le16 max_rx_status_rings;
1054 __le16 max_rx_buf_rings;
1055 __le16 max_tx_vlan_keys;
1057 u8 total_rss_engines;
1059 __le16 linkstate_reg_offset;
1061 __le16 max_local_ipv6_addrs;
1062 __le16 max_remote_ipv6_addrs;
1066 struct qlcnic_info {
1079 u16 max_bw_reg_offset;
1080 u16 max_linkspeed_reg_offset;
1084 u16 max_tx_mac_filters;
1085 u16 max_rx_mcast_mac_filters;
1086 u16 max_rx_ucast_mac_filters;
1088 u16 max_rx_lro_flow;
1089 u16 max_rx_status_rings;
1090 u16 max_rx_buf_rings;
1091 u16 max_tx_vlan_keys;
1093 u8 total_rss_engines;
1095 u16 linkstate_reg_offset;
1097 u16 max_local_ipv6_addrs;
1098 u16 max_remote_ipv6_addrs;
1101 struct qlcnic_pci_info_le {
1102 __le16 id; /* pci function id */
1103 __le16 active; /* 1 = Enabled */
1104 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1105 __le16 default_port; /* default port number */
1107 __le16 tx_min_bw; /* Multiple of 100mbpc */
1109 __le16 reserved1[2];
1117 struct qlcnic_pci_info {
1128 struct qlcnic_npar_info {
1145 struct qlcnic_eswitch {
1149 u8 active_ucast_filters;
1150 u8 max_ucast_filters;
1151 u8 max_active_vlans;
1154 #define QLCNIC_SWITCH_ENABLE BIT_1
1155 #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1156 #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1157 #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1161 /* Return codes for Error handling */
1162 #define QL_STATUS_INVALID_PARAM -1
1164 #define MAX_BW 100 /* % of link speed */
1165 #define MAX_VLAN_ID 4095
1166 #define MIN_VLAN_ID 2
1167 #define DEFAULT_MAC_LEARN 1
1169 #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
1170 #define IS_VALID_BW(bw) (bw <= MAX_BW)
1172 struct qlcnic_pci_func_cfg {
1182 struct qlcnic_npar_func_cfg {
1193 struct qlcnic_pm_func_cfg {
1200 struct qlcnic_esw_func_cfg {
1214 #define QLCNIC_STATS_VERSION 1
1215 #define QLCNIC_STATS_PORT 1
1216 #define QLCNIC_STATS_ESWITCH 2
1217 #define QLCNIC_QUERY_RX_COUNTER 0
1218 #define QLCNIC_QUERY_TX_COUNTER 1
1219 #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1220 #define QLCNIC_FILL_STATS(VAL1) \
1221 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1222 #define QLCNIC_MAC_STATS 1
1223 #define QLCNIC_ESW_STATS 2
1225 #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1227 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1228 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
1230 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1231 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
1235 struct qlcnic_mac_statistics_le {
1236 __le64 mac_tx_frames;
1237 __le64 mac_tx_bytes;
1238 __le64 mac_tx_mcast_pkts;
1239 __le64 mac_tx_bcast_pkts;
1240 __le64 mac_tx_pause_cnt;
1241 __le64 mac_tx_ctrl_pkt;
1242 __le64 mac_tx_lt_64b_pkts;
1243 __le64 mac_tx_lt_127b_pkts;
1244 __le64 mac_tx_lt_255b_pkts;
1245 __le64 mac_tx_lt_511b_pkts;
1246 __le64 mac_tx_lt_1023b_pkts;
1247 __le64 mac_tx_lt_1518b_pkts;
1248 __le64 mac_tx_gt_1518b_pkts;
1251 __le64 mac_rx_frames;
1252 __le64 mac_rx_bytes;
1253 __le64 mac_rx_mcast_pkts;
1254 __le64 mac_rx_bcast_pkts;
1255 __le64 mac_rx_pause_cnt;
1256 __le64 mac_rx_ctrl_pkt;
1257 __le64 mac_rx_lt_64b_pkts;
1258 __le64 mac_rx_lt_127b_pkts;
1259 __le64 mac_rx_lt_255b_pkts;
1260 __le64 mac_rx_lt_511b_pkts;
1261 __le64 mac_rx_lt_1023b_pkts;
1262 __le64 mac_rx_lt_1518b_pkts;
1263 __le64 mac_rx_gt_1518b_pkts;
1266 __le64 mac_rx_length_error;
1267 __le64 mac_rx_length_small;
1268 __le64 mac_rx_length_large;
1269 __le64 mac_rx_jabber;
1270 __le64 mac_rx_dropped;
1271 __le64 mac_rx_crc_error;
1272 __le64 mac_align_error;
1275 struct qlcnic_mac_statistics {
1278 u64 mac_tx_mcast_pkts;
1279 u64 mac_tx_bcast_pkts;
1280 u64 mac_tx_pause_cnt;
1281 u64 mac_tx_ctrl_pkt;
1282 u64 mac_tx_lt_64b_pkts;
1283 u64 mac_tx_lt_127b_pkts;
1284 u64 mac_tx_lt_255b_pkts;
1285 u64 mac_tx_lt_511b_pkts;
1286 u64 mac_tx_lt_1023b_pkts;
1287 u64 mac_tx_lt_1518b_pkts;
1288 u64 mac_tx_gt_1518b_pkts;
1292 u64 mac_rx_mcast_pkts;
1293 u64 mac_rx_bcast_pkts;
1294 u64 mac_rx_pause_cnt;
1295 u64 mac_rx_ctrl_pkt;
1296 u64 mac_rx_lt_64b_pkts;
1297 u64 mac_rx_lt_127b_pkts;
1298 u64 mac_rx_lt_255b_pkts;
1299 u64 mac_rx_lt_511b_pkts;
1300 u64 mac_rx_lt_1023b_pkts;
1301 u64 mac_rx_lt_1518b_pkts;
1302 u64 mac_rx_gt_1518b_pkts;
1304 u64 mac_rx_length_error;
1305 u64 mac_rx_length_small;
1306 u64 mac_rx_length_large;
1309 u64 mac_rx_crc_error;
1310 u64 mac_align_error;
1313 struct qlcnic_esw_stats_le {
1318 __le64 unicast_frames;
1319 __le64 multicast_frames;
1320 __le64 broadcast_frames;
1321 __le64 dropped_frames;
1323 __le64 local_frames;
1328 struct __qlcnic_esw_statistics {
1334 u64 multicast_frames;
1335 u64 broadcast_frames;
1343 struct qlcnic_esw_statistics {
1344 struct __qlcnic_esw_statistics rx;
1345 struct __qlcnic_esw_statistics tx;
1348 #define QLCNIC_DUMP_MASK_DEF 0x1f
1349 #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
1350 #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1351 #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
1352 #define QLCNIC_FORCE_FW_RESET 0xdeaddead
1353 #define QLCNIC_SET_QUIESCENT 0xadd00010
1354 #define QLCNIC_RESET_QUIESCENT 0xadd00020
1361 struct qlcnic_cmd_args {
1362 struct _cdrp_cmd req;
1363 struct _cdrp_cmd rsp;
1367 int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
1368 int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
1369 int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1370 int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
1371 void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1372 void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1374 #define ADDR_IN_RANGE(addr, low, high) \
1375 (((addr) < (high)) && ((addr) >= (low)))
1377 #define QLCRD32(adapter, off) \
1378 (adapter->ahw->hw_ops->read_reg)(adapter, off)
1380 #define QLCWR32(adapter, off, val) \
1381 adapter->ahw->hw_ops->write_reg(adapter, off, val)
1383 int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1384 void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1386 #define qlcnic_rom_lock(a) \
1387 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1388 #define qlcnic_rom_unlock(a) \
1389 qlcnic_pcie_sem_unlock((a), 2)
1390 #define qlcnic_phy_lock(a) \
1391 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1392 #define qlcnic_phy_unlock(a) \
1393 qlcnic_pcie_sem_unlock((a), 3)
1394 #define qlcnic_sw_lock(a) \
1395 qlcnic_pcie_sem_lock((a), 6, 0)
1396 #define qlcnic_sw_unlock(a) \
1397 qlcnic_pcie_sem_unlock((a), 6)
1398 #define crb_win_lock(a) \
1399 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1400 #define crb_win_unlock(a) \
1401 qlcnic_pcie_sem_unlock((a), 7)
1403 #define __QLCNIC_MAX_LED_RATE 0xf
1404 #define __QLCNIC_MAX_LED_STATE 0x2
1406 #define MAX_CTL_CHECK 1000
1408 int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
1409 void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1410 void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
1411 int qlcnic_dump_fw(struct qlcnic_adapter *);
1413 /* Functions from qlcnic_init.c */
1414 void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
1415 int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1416 int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1417 void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1418 void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1419 int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
1420 int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
1421 int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
1423 int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
1424 int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1425 u8 *bytes, size_t size);
1426 int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1427 void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1429 void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
1431 int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1432 void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1434 int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1435 void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1437 void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
1438 void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1439 void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1441 int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
1442 void qlcnic_watchdog_task(struct work_struct *work);
1443 void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
1444 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
1445 int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1446 void qlcnic_set_multi(struct net_device *netdev);
1447 void __qlcnic_set_multi(struct net_device *netdev);
1448 int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *);
1449 int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
1450 void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1452 int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1453 int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *);
1454 int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1455 netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1456 netdev_features_t features);
1457 int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
1458 int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
1459 int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1460 void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
1462 /* Functions from qlcnic_ethtool.c */
1463 int qlcnic_check_loopback_buff(unsigned char *, u8 []);
1464 int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
1465 int qlcnic_loopback_test(struct net_device *, u8);
1467 /* Functions from qlcnic_main.c */
1468 int qlcnic_reset_context(struct qlcnic_adapter *);
1469 void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1470 int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
1471 netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
1472 int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, size_t);
1473 int qlcnic_validate_max_rss(u8, u8);
1474 void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
1475 int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
1477 /* eSwitch management functions */
1478 int qlcnic_config_switch_port(struct qlcnic_adapter *,
1479 struct qlcnic_esw_func_cfg *);
1481 int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1482 struct qlcnic_esw_func_cfg *);
1483 int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
1484 int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1485 struct __qlcnic_esw_statistics *);
1486 int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1487 struct __qlcnic_esw_statistics *);
1488 int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
1489 int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
1491 void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
1493 int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1494 void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
1495 void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
1496 void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1497 int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1499 void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1500 void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1501 void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
1502 void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
1503 void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1504 void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1506 int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1507 int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1508 void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1509 struct qlcnic_esw_func_cfg *);
1510 void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1511 struct qlcnic_esw_func_cfg *);
1513 void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1514 int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1515 void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1516 void qlcnic_detach(struct qlcnic_adapter *);
1517 void qlcnic_teardown_intr(struct qlcnic_adapter *);
1518 int qlcnic_attach(struct qlcnic_adapter *);
1519 int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1520 void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1522 int qlcnic_check_temp(struct qlcnic_adapter *);
1523 int qlcnic_init_pci_info(struct qlcnic_adapter *);
1524 int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1525 int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1526 int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
1527 void qlcnic_add_lb_filter(struct qlcnic_adapter *, struct sk_buff *, int,
1529 int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
1530 int qlcnic_read_mac_addr(struct qlcnic_adapter *);
1531 int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
1532 void qlcnic_sriov_vf_schedule_multi(struct net_device *);
1533 void qlcnic_vf_add_mc_list(struct net_device *);
1536 * QLOGIC Board information
1539 #define QLCNIC_MAX_BOARD_NAME_LEN 100
1540 struct qlcnic_board_info {
1541 unsigned short vendor;
1542 unsigned short device;
1543 unsigned short sub_vendor;
1544 unsigned short sub_device;
1545 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1548 static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1550 if (likely(tx_ring->producer < tx_ring->sw_consumer))
1551 return tx_ring->sw_consumer - tx_ring->producer;
1553 return tx_ring->sw_consumer + tx_ring->num_desc -
1557 struct qlcnic_nic_template {
1558 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1559 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1560 int (*start_firmware) (struct qlcnic_adapter *);
1561 int (*init_driver) (struct qlcnic_adapter *);
1562 void (*request_reset) (struct qlcnic_adapter *, u32);
1563 void (*cancel_idc_work) (struct qlcnic_adapter *);
1564 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
1565 void (*napi_del)(struct qlcnic_adapter *);
1566 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1567 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
1570 /* Adapter hardware abstraction */
1571 struct qlcnic_hardware_ops {
1572 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1573 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1574 int (*read_reg) (struct qlcnic_adapter *, ulong);
1575 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1576 void (*get_ocm_win) (struct qlcnic_hardware_context *);
1577 int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
1578 int (*setup_intr) (struct qlcnic_adapter *, u8);
1579 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1580 struct qlcnic_adapter *, u32);
1581 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1582 void (*get_func_no) (struct qlcnic_adapter *);
1583 int (*api_lock) (struct qlcnic_adapter *);
1584 void (*api_unlock) (struct qlcnic_adapter *);
1585 void (*add_sysfs) (struct qlcnic_adapter *);
1586 void (*remove_sysfs) (struct qlcnic_adapter *);
1587 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1588 int (*create_rx_ctx) (struct qlcnic_adapter *);
1589 int (*create_tx_ctx) (struct qlcnic_adapter *,
1590 struct qlcnic_host_tx_ring *, int);
1591 void (*del_rx_ctx) (struct qlcnic_adapter *);
1592 void (*del_tx_ctx) (struct qlcnic_adapter *,
1593 struct qlcnic_host_tx_ring *);
1594 int (*setup_link_event) (struct qlcnic_adapter *, int);
1595 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1596 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1597 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
1598 int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
1599 void (*napi_enable) (struct qlcnic_adapter *);
1600 void (*napi_disable) (struct qlcnic_adapter *);
1601 void (*config_intr_coal) (struct qlcnic_adapter *);
1602 int (*config_rss) (struct qlcnic_adapter *, int);
1603 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1604 int (*config_loopback) (struct qlcnic_adapter *, u8);
1605 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1606 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
1607 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
1608 int (*get_board_info) (struct qlcnic_adapter *);
1611 extern struct qlcnic_nic_template qlcnic_vf_ops;
1613 static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1615 return adapter->nic_ops->start_firmware(adapter);
1618 static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1619 loff_t offset, size_t size)
1621 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1624 static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1625 loff_t offset, size_t size)
1627 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1630 static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
1633 return adapter->ahw->hw_ops->read_reg(adapter, off);
1636 static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1637 ulong off, u32 data)
1639 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1642 static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1645 return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
1648 static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
1650 return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
1653 static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1654 struct qlcnic_adapter *adapter, u32 arg)
1656 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1659 static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1660 struct qlcnic_cmd_args *cmd)
1662 if (adapter->ahw->hw_ops->mbx_cmd)
1663 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1668 static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1670 adapter->ahw->hw_ops->get_func_no(adapter);
1673 static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1675 return adapter->ahw->hw_ops->api_lock(adapter);
1678 static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1680 adapter->ahw->hw_ops->api_unlock(adapter);
1683 static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1685 if (adapter->ahw->hw_ops->add_sysfs)
1686 adapter->ahw->hw_ops->add_sysfs(adapter);
1689 static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1691 if (adapter->ahw->hw_ops->remove_sysfs)
1692 adapter->ahw->hw_ops->remove_sysfs(adapter);
1696 qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1698 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1701 static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1703 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1706 static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1707 struct qlcnic_host_tx_ring *ptr,
1710 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1713 static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
1715 return adapter->ahw->hw_ops->del_rx_ctx(adapter);
1718 static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
1719 struct qlcnic_host_tx_ring *ptr)
1721 return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
1724 static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1727 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1730 static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1731 struct qlcnic_info *info, u8 id)
1733 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1736 static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1737 struct qlcnic_pci_info *info)
1739 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1742 static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1743 struct qlcnic_info *info)
1745 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1748 static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
1749 u8 *addr, __le16 id, u8 cmd)
1751 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1754 static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1755 struct net_device *netdev)
1757 return adapter->nic_ops->napi_add(adapter, netdev);
1760 static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1762 adapter->nic_ops->napi_del(adapter);
1765 static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1767 adapter->ahw->hw_ops->napi_enable(adapter);
1770 static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1772 adapter->ahw->hw_ops->napi_disable(adapter);
1775 static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1777 adapter->ahw->hw_ops->config_intr_coal(adapter);
1780 static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1782 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1785 static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1788 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1791 static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1793 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1796 static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1798 return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
1801 static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1804 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1807 static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
1808 u64 *addr, __le16 id)
1810 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1813 static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1815 return adapter->ahw->hw_ops->get_board_info(adapter);
1818 static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1821 if (adapter->nic_ops->request_reset)
1822 adapter->nic_ops->request_reset(adapter, key);
1825 static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
1827 if (adapter->nic_ops->cancel_idc_work)
1828 adapter->nic_ops->cancel_idc_work(adapter);
1831 static inline irqreturn_t
1832 qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
1834 return adapter->nic_ops->clear_legacy_intr(adapter);
1837 static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
1840 return adapter->nic_ops->config_led(adapter, state, rate);
1843 static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
1846 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
1849 static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
1851 writel(0, sds_ring->crb_intr_mask);
1854 static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
1856 struct qlcnic_adapter *adapter = sds_ring->adapter;
1858 writel(0x1, sds_ring->crb_intr_mask);
1860 if (!QLCNIC_IS_MSI_FAMILY(adapter))
1861 writel(0xfbff, adapter->tgt_mask_reg);
1864 extern const struct ethtool_ops qlcnic_ethtool_ops;
1865 extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
1867 #define QLCDB(adapter, lvl, _fmt, _args...) do { \
1868 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
1869 printk(KERN_INFO "%s: %s: " _fmt, \
1870 dev_name(&adapter->pdev->dev), \
1871 __func__, ##_args); \
1874 #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
1875 #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
1876 #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
1878 static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
1880 unsigned short device = adapter->pdev->device;
1881 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
1884 static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
1886 unsigned short device = adapter->pdev->device;
1889 status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
1890 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
1895 static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
1897 return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
1900 static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
1902 unsigned short device = adapter->pdev->device;
1904 return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
1906 #endif /* __QLCNIC_H_ */