2 * Copyright (C) 2003 - 2009 NetXen, Inc.
3 * Copyright (C) 2009 - QLogic Corporation.
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.
26 #include "netxen_nic.h"
27 #include "netxen_nic_hw.h"
31 #define MASK(n) ((1ULL<<(n))-1)
32 #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
33 #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
34 #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
35 #define MS_WIN(addr) (addr & 0x0ffc0000)
37 #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
39 #define CRB_BLK(off) ((off >> 20) & 0x3f)
40 #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
41 #define CRB_WINDOW_2M (0x130060)
42 #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
43 #define CRB_INDIRECT_2M (0x1e0000UL)
45 static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
46 void __iomem *addr, u32 data);
47 static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
51 static inline u64 readq(void __iomem *addr)
53 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
58 static inline void writeq(u64 val, void __iomem *addr)
60 writel(((u32) (val)), (addr));
61 writel(((u32) (val >> 32)), (addr + 4));
65 #define ADDR_IN_RANGE(addr, low, high) \
66 (((addr) < (high)) && ((addr) >= (low)))
68 #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
69 ((adapter)->ahw.pci_base0 + (off))
70 #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
71 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
72 #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
73 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
75 static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
78 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
79 return PCI_OFFSET_FIRST_RANGE(adapter, off);
81 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
82 return PCI_OFFSET_SECOND_RANGE(adapter, off);
84 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
85 return PCI_OFFSET_THIRD_RANGE(adapter, off);
90 static crb_128M_2M_block_map_t
91 crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
92 {{{0, 0, 0, 0} } }, /* 0: PCI */
93 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
94 {1, 0x0110000, 0x0120000, 0x130000},
95 {1, 0x0120000, 0x0122000, 0x124000},
96 {1, 0x0130000, 0x0132000, 0x126000},
97 {1, 0x0140000, 0x0142000, 0x128000},
98 {1, 0x0150000, 0x0152000, 0x12a000},
99 {1, 0x0160000, 0x0170000, 0x110000},
100 {1, 0x0170000, 0x0172000, 0x12e000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {1, 0x01e0000, 0x01e0800, 0x122000},
108 {0, 0x0000000, 0x0000000, 0x000000} } },
109 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
110 {{{0, 0, 0, 0} } }, /* 3: */
111 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
112 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
113 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
114 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
115 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {1, 0x08f0000, 0x08f2000, 0x172000} } },
131 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {1, 0x09f0000, 0x09f2000, 0x176000} } },
147 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
163 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
179 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
180 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
181 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
182 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
183 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
184 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
185 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
186 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
187 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
188 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
189 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
190 {{{0, 0, 0, 0} } }, /* 23: */
191 {{{0, 0, 0, 0} } }, /* 24: */
192 {{{0, 0, 0, 0} } }, /* 25: */
193 {{{0, 0, 0, 0} } }, /* 26: */
194 {{{0, 0, 0, 0} } }, /* 27: */
195 {{{0, 0, 0, 0} } }, /* 28: */
196 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
197 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
198 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
199 {{{0} } }, /* 32: PCI */
200 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
201 {1, 0x2110000, 0x2120000, 0x130000},
202 {1, 0x2120000, 0x2122000, 0x124000},
203 {1, 0x2130000, 0x2132000, 0x126000},
204 {1, 0x2140000, 0x2142000, 0x128000},
205 {1, 0x2150000, 0x2152000, 0x12a000},
206 {1, 0x2160000, 0x2170000, 0x110000},
207 {1, 0x2170000, 0x2172000, 0x12e000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000} } },
216 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
222 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
223 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
224 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
225 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
226 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
227 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
228 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
229 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
230 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
231 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
232 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
233 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
236 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
237 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
238 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
239 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
240 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
241 {{{0} } }, /* 59: I2C0 */
242 {{{0} } }, /* 60: I2C1 */
243 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
244 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
245 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
249 * top 12 bits of crb internal address (hub, agent)
251 static unsigned crb_hub_agt[64] =
254 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
255 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
259 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
260 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
261 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
265 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
266 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
267 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
268 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
269 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
282 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
287 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
293 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
302 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
303 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
304 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
309 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
312 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
319 /* PCI Windowing for DDR regions. */
321 #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
323 #define NETXEN_PCIE_SEM_TIMEOUT 10000
326 netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
328 int done = 0, timeout = 0;
331 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
334 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
340 NXWR32(adapter, id_reg, adapter->portnum);
346 netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
349 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
352 int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
354 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
355 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
356 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
362 /* Disable an XG interface */
363 int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
366 u32 port = adapter->physical_port;
368 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
371 if (port > NETXEN_NIU_MAX_XG_PORTS)
376 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
381 #define NETXEN_UNICAST_ADDR(port, index) \
382 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
383 #define NETXEN_MCAST_ADDR(port, index) \
384 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
385 #define MAC_HI(addr) \
386 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
387 #define MAC_LO(addr) \
388 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
390 int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
395 u32 port = adapter->physical_port;
396 u16 board_type = adapter->ahw.board_type;
398 if (port > NETXEN_NIU_MAX_XG_PORTS)
401 mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
403 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
405 if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
406 (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
407 reg = (0x20 << port);
409 NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
413 while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
418 reg = NXRD32(adapter,
419 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
421 if (mode == NETXEN_NIU_PROMISC_MODE)
422 reg = (reg | 0x2000UL);
424 reg = (reg & ~0x2000UL);
426 if (mode == NETXEN_NIU_ALLMULTI_MODE)
427 reg = (reg | 0x1000UL);
429 reg = (reg & ~0x1000UL);
432 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
436 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
441 int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
446 u8 phy = adapter->physical_port;
448 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
451 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
452 mac_hi = addr[2] | ((u32)addr[3] << 8) |
453 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
455 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
456 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
458 /* write twice to flush */
459 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
461 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
468 netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
471 u16 port = adapter->physical_port;
472 u8 *addr = adapter->mac_addr;
474 if (adapter->mc_enabled)
477 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
478 val |= (1UL << (28+port));
479 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
481 /* add broadcast addr to filter */
483 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
484 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
486 /* add station addr to filter */
488 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
490 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
492 adapter->mc_enabled = 1;
497 netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
500 u16 port = adapter->physical_port;
501 u8 *addr = adapter->mac_addr;
503 if (!adapter->mc_enabled)
506 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
507 val &= ~(1UL << (28+port));
508 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
511 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
513 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
515 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
516 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
518 adapter->mc_enabled = 0;
523 netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
527 u16 port = adapter->physical_port;
532 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
533 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
538 void netxen_p2_nic_set_multi(struct net_device *netdev)
540 struct netxen_adapter *adapter = netdev_priv(netdev);
541 struct dev_mc_list *mc_ptr;
545 memset(null_addr, 0, 6);
547 if (netdev->flags & IFF_PROMISC) {
549 adapter->set_promisc(adapter,
550 NETXEN_NIU_PROMISC_MODE);
552 /* Full promiscuous mode */
553 netxen_nic_disable_mcast_filter(adapter);
558 if (netdev->mc_count == 0) {
559 adapter->set_promisc(adapter,
560 NETXEN_NIU_NON_PROMISC_MODE);
561 netxen_nic_disable_mcast_filter(adapter);
565 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
566 if (netdev->flags & IFF_ALLMULTI ||
567 netdev->mc_count > adapter->max_mc_count) {
568 netxen_nic_disable_mcast_filter(adapter);
572 netxen_nic_enable_mcast_filter(adapter);
574 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
575 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
577 if (index != netdev->mc_count)
578 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
579 netxen_nic_driver_name, netdev->name);
581 /* Clear out remaining addresses */
582 for (; index < adapter->max_mc_count; index++)
583 netxen_nic_set_mcast_addr(adapter, index, null_addr);
587 netxen_send_cmd_descs(struct netxen_adapter *adapter,
588 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
590 u32 i, producer, consumer;
591 struct netxen_cmd_buffer *pbuf;
592 struct cmd_desc_type0 *cmd_desc;
593 struct nx_host_tx_ring *tx_ring;
597 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
600 tx_ring = adapter->tx_ring;
601 __netif_tx_lock_bh(tx_ring->txq);
603 producer = tx_ring->producer;
604 consumer = tx_ring->sw_consumer;
606 if (nr_desc >= netxen_tx_avail(tx_ring)) {
607 netif_tx_stop_queue(tx_ring->txq);
608 __netif_tx_unlock_bh(tx_ring->txq);
613 cmd_desc = &cmd_desc_arr[i];
615 pbuf = &tx_ring->cmd_buf_arr[producer];
617 pbuf->frag_count = 0;
619 memcpy(&tx_ring->desc_head[producer],
620 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
622 producer = get_next_index(producer, tx_ring->num_desc);
625 } while (i != nr_desc);
627 tx_ring->producer = producer;
629 netxen_nic_update_cmd_producer(adapter, tx_ring);
631 __netif_tx_unlock_bh(tx_ring->txq);
637 nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
640 nx_mac_req_t *mac_req;
643 memset(&req, 0, sizeof(nx_nic_req_t));
644 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
646 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
647 req.req_hdr = cpu_to_le64(word);
649 mac_req = (nx_mac_req_t *)&req.words[0];
651 memcpy(mac_req->mac_addr, addr, 6);
653 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
656 static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
657 u8 *addr, struct list_head *del_list)
659 struct list_head *head;
662 /* look up if already exists */
663 list_for_each(head, del_list) {
664 cur = list_entry(head, nx_mac_list_t, list);
666 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
667 list_move_tail(head, &adapter->mac_list);
672 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
674 printk(KERN_ERR "%s: failed to add mac address filter\n",
675 adapter->netdev->name);
678 memcpy(cur->mac_addr, addr, ETH_ALEN);
679 list_add_tail(&cur->list, &adapter->mac_list);
680 return nx_p3_sre_macaddr_change(adapter,
681 cur->mac_addr, NETXEN_MAC_ADD);
684 void netxen_p3_nic_set_multi(struct net_device *netdev)
686 struct netxen_adapter *adapter = netdev_priv(netdev);
687 struct dev_mc_list *mc_ptr;
688 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
689 u32 mode = VPORT_MISS_MODE_DROP;
691 struct list_head *head;
694 list_splice_tail_init(&adapter->mac_list, &del_list);
696 nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
697 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
699 if (netdev->flags & IFF_PROMISC) {
700 mode = VPORT_MISS_MODE_ACCEPT_ALL;
704 if ((netdev->flags & IFF_ALLMULTI) ||
705 (netdev->mc_count > adapter->max_mc_count)) {
706 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
710 if (netdev->mc_count > 0) {
711 for (mc_ptr = netdev->mc_list; mc_ptr;
712 mc_ptr = mc_ptr->next) {
713 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
718 adapter->set_promisc(adapter, mode);
720 while (!list_empty(head)) {
721 cur = list_entry(head->next, nx_mac_list_t, list);
723 nx_p3_sre_macaddr_change(adapter,
724 cur->mac_addr, NETXEN_MAC_DEL);
725 list_del(&cur->list);
730 int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
735 memset(&req, 0, sizeof(nx_nic_req_t));
737 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
739 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
740 ((u64)adapter->portnum << 16);
741 req.req_hdr = cpu_to_le64(word);
743 req.words[0] = cpu_to_le64(mode);
745 return netxen_send_cmd_descs(adapter,
746 (struct cmd_desc_type0 *)&req, 1);
749 void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
752 struct list_head *head = &adapter->mac_list;
754 while (!list_empty(head)) {
755 cur = list_entry(head->next, nx_mac_list_t, list);
756 nx_p3_sre_macaddr_change(adapter,
757 cur->mac_addr, NETXEN_MAC_DEL);
758 list_del(&cur->list);
763 int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
765 /* assuming caller has already copied new addr to netdev */
766 netxen_p3_nic_set_multi(adapter->netdev);
770 #define NETXEN_CONFIG_INTR_COALESCE 3
773 * Send the interrupt coalescing parameter set by ethtool to the card.
775 int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
781 memset(&req, 0, sizeof(nx_nic_req_t));
783 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
785 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
786 req.req_hdr = cpu_to_le64(word);
788 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
790 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
792 printk(KERN_ERR "ERROR. Could not send "
793 "interrupt coalescing parameters\n");
799 int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
805 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
808 memset(&req, 0, sizeof(nx_nic_req_t));
810 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
812 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
813 req.req_hdr = cpu_to_le64(word);
815 req.words[0] = cpu_to_le64(enable);
817 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
819 printk(KERN_ERR "ERROR. Could not send "
820 "configure hw lro request\n");
823 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
828 int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
834 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
837 memset(&req, 0, sizeof(nx_nic_req_t));
839 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
841 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
842 ((u64)adapter->portnum << 16);
843 req.req_hdr = cpu_to_le64(word);
845 req.words[0] = cpu_to_le64(enable);
847 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
849 printk(KERN_ERR "ERROR. Could not send "
850 "configure bridge mode request\n");
853 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
859 #define RSS_HASHTYPE_IP_TCP 0x3
861 int netxen_config_rss(struct netxen_adapter *adapter, int enable)
867 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
868 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
869 0x255b0ec26d5a56daULL };
872 memset(&req, 0, sizeof(nx_nic_req_t));
873 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
875 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
876 req.req_hdr = cpu_to_le64(word);
880 * bits 3-0: hash_method
881 * 5-4: hash_type_ipv4
882 * 7-6: hash_type_ipv6
884 * 9: use indirection table
886 * 63-48: indirection table mask
888 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
889 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
890 ((u64)(enable & 0x1) << 8) |
892 req.words[0] = cpu_to_le64(word);
893 for (i = 0; i < 5; i++)
894 req.words[i+1] = cpu_to_le64(key[i]);
897 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
899 printk(KERN_ERR "%s: could not configure RSS\n",
900 adapter->netdev->name);
906 int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
912 memset(&req, 0, sizeof(nx_nic_req_t));
913 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
915 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
916 req.req_hdr = cpu_to_le64(word);
918 req.words[0] = cpu_to_le64(cmd);
919 req.words[1] = cpu_to_le64(ip);
921 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
923 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
924 adapter->netdev->name,
925 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
930 int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
936 memset(&req, 0, sizeof(nx_nic_req_t));
937 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
939 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
940 req.req_hdr = cpu_to_le64(word);
941 req.words[0] = cpu_to_le64(enable | (enable << 8));
943 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
945 printk(KERN_ERR "%s: could not configure link notification\n",
946 adapter->netdev->name);
952 int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
958 memset(&req, 0, sizeof(nx_nic_req_t));
959 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
961 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
962 ((u64)adapter->portnum << 16) |
963 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
965 req.req_hdr = cpu_to_le64(word);
967 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
969 printk(KERN_ERR "%s: could not cleanup lro flows\n",
970 adapter->netdev->name);
976 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
977 * @returns 0 on success, negative on failure
980 #define MTU_FUDGE_FACTOR 100
982 int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
984 struct netxen_adapter *adapter = netdev_priv(netdev);
988 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
989 max_mtu = P3_MAX_MTU;
991 max_mtu = P2_MAX_MTU;
994 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
995 netdev->name, max_mtu);
999 if (adapter->set_mtu)
1000 rc = adapter->set_mtu(adapter, mtu);
1008 static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
1009 int size, __le32 * buf)
1016 for (i = 0; i < size / sizeof(u32); i++) {
1017 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
1019 *ptr32 = cpu_to_le32(v);
1021 addr += sizeof(u32);
1023 if ((char *)buf + size > (char *)ptr32) {
1025 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
1027 local = cpu_to_le32(v);
1028 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
1034 int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
1036 __le32 *pmac = (__le32 *) mac;
1039 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
1041 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
1044 if (*mac == cpu_to_le64(~0ULL)) {
1046 offset = NX_OLD_MAC_ADDR_OFFSET +
1047 (adapter->portnum * sizeof(u64));
1049 if (netxen_get_flash_block(adapter,
1050 offset, sizeof(u64), pmac) == -1)
1053 if (*mac == cpu_to_le64(~0ULL))
1059 int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
1061 uint32_t crbaddr, mac_hi, mac_lo;
1062 int pci_func = adapter->ahw.pci_func;
1064 crbaddr = CRB_MAC_BLOCK_START +
1065 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1067 mac_lo = NXRD32(adapter, crbaddr);
1068 mac_hi = NXRD32(adapter, crbaddr+4);
1071 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
1073 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
1079 * Changes the CRB window to the specified window.
1082 netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
1085 void __iomem *offset;
1087 u8 func = adapter->ahw.pci_func;
1089 if (adapter->ahw.crb_win == window)
1092 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1093 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
1095 writel(window, offset);
1097 if (window == readl(offset))
1100 if (printk_ratelimit())
1101 dev_warn(&adapter->pdev->dev,
1102 "failed to set CRB window to %d\n",
1103 (window == NETXEN_WINDOW_ONE));
1106 } while (--count > 0);
1109 adapter->ahw.crb_win = window;
1113 * Returns < 0 if off is not valid,
1114 * 1 if window access is needed. 'off' is set to offset from
1115 * CRB space in 128M pci map
1116 * 0 if no window access is needed. 'off' is set to 2M addr
1117 * In: 'off' is offset from base in 128M pci map
1120 netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
1121 ulong off, void __iomem **addr)
1123 crb_128M_2M_sub_block_map_t *m;
1126 if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
1129 off -= NETXEN_PCI_CRBSPACE;
1134 m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
1136 if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
1137 *addr = adapter->ahw.pci_base0 + m->start_2M +
1138 (off - m->start_128M);
1143 * Not in direct map, use crb window
1145 *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
1151 * In: 'off' is offset from CRB space in 128M pci map
1152 * Out: 'off' is 2M pci map addr
1153 * side effect: lock crb window
1156 netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
1159 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
1161 off -= NETXEN_PCI_CRBSPACE;
1163 window = CRB_HI(off);
1165 if (adapter->ahw.crb_win == window)
1168 writel(window, addr);
1169 if (readl(addr) != window) {
1170 if (printk_ratelimit())
1171 dev_warn(&adapter->pdev->dev,
1172 "failed to set CRB window to %d off 0x%lx\n",
1175 adapter->ahw.crb_win = window;
1179 netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
1181 unsigned long flags;
1184 if (ADDR_IN_WINDOW1(off))
1185 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1187 addr = pci_base_offset(adapter, off);
1191 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1192 netxen_nic_io_write_128M(adapter, addr, data);
1193 } else { /* Window 0 */
1194 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1195 addr = pci_base_offset(adapter, off);
1196 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1198 netxen_nic_pci_set_crbwindow_128M(adapter,
1200 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1207 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
1209 unsigned long flags;
1213 if (ADDR_IN_WINDOW1(off))
1214 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1216 addr = pci_base_offset(adapter, off);
1220 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1221 data = netxen_nic_io_read_128M(adapter, addr);
1222 } else { /* Window 0 */
1223 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1224 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1226 netxen_nic_pci_set_crbwindow_128M(adapter,
1228 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1235 netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
1237 unsigned long flags;
1239 void __iomem *addr = NULL;
1241 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
1249 /* indirect access */
1250 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1251 crb_win_lock(adapter);
1252 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1254 crb_win_unlock(adapter);
1255 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1259 dev_err(&adapter->pdev->dev,
1260 "%s: invalid offset: 0x%016lx\n", __func__, off);
1266 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
1268 unsigned long flags;
1271 void __iomem *addr = NULL;
1273 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
1279 /* indirect access */
1280 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1281 crb_win_lock(adapter);
1282 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1284 crb_win_unlock(adapter);
1285 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1289 dev_err(&adapter->pdev->dev,
1290 "%s: invalid offset: 0x%016lx\n", __func__, off);
1295 /* window 1 registers only */
1296 static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
1297 void __iomem *addr, u32 data)
1299 read_lock(&adapter->ahw.crb_lock);
1301 read_unlock(&adapter->ahw.crb_lock);
1304 static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
1309 read_lock(&adapter->ahw.crb_lock);
1311 read_unlock(&adapter->ahw.crb_lock);
1316 static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
1317 void __iomem *addr, u32 data)
1322 static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
1329 netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
1331 void __iomem *addr = NULL;
1333 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1334 if ((offset < NETXEN_CRB_PCIX_HOST2) &&
1335 (offset > NETXEN_CRB_PCIX_HOST))
1336 addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
1338 addr = NETXEN_CRB_NORMALIZE(adapter, offset);
1340 WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
1348 netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1349 u64 addr, u32 *start)
1351 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1352 *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
1354 } else if (ADDR_IN_RANGE(addr,
1355 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1356 *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
1364 netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1365 u64 addr, u32 *start)
1368 struct pci_dev *pdev = adapter->pdev;
1370 if ((addr & 0x00ff800) == 0xff800) {
1371 if (printk_ratelimit())
1372 dev_warn(&pdev->dev, "QM access not handled\n");
1376 if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
1377 window = OCM_WIN_P3P(addr);
1379 window = OCM_WIN(addr);
1381 writel(window, adapter->ahw.ocm_win_crb);
1382 /* read back to flush */
1383 readl(adapter->ahw.ocm_win_crb);
1385 adapter->ahw.ocm_win = window;
1386 *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
1391 netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
1394 void __iomem *addr, *mem_ptr = NULL;
1395 resource_size_t mem_base;
1399 spin_lock(&adapter->ahw.mem_lock);
1401 ret = adapter->pci_set_window(adapter, off, &start);
1405 addr = pci_base_offset(adapter, start);
1409 mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
1411 mem_ptr = ioremap(mem_base, PAGE_SIZE);
1412 if (mem_ptr == NULL) {
1417 addr = mem_ptr + (start & (PAGE_SIZE - 1));
1420 if (op == 0) /* read */
1421 *data = readq(addr);
1423 writeq(*data, addr);
1426 spin_unlock(&adapter->ahw.mem_lock);
1433 #define MAX_CTL_CHECK 1000
1436 netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1440 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1441 void __iomem *mem_crb;
1443 /* Only 64-bit aligned access */
1447 /* P2 has different SIU and MIU test agent base addr */
1448 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1449 NETXEN_ADDR_QDR_NET_MAX_P2)) {
1450 mem_crb = pci_base_offset(adapter,
1451 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1452 addr_hi = SIU_TEST_AGT_ADDR_HI;
1453 data_lo = SIU_TEST_AGT_WRDATA_LO;
1454 data_hi = SIU_TEST_AGT_WRDATA_HI;
1455 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1456 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1460 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1461 mem_crb = pci_base_offset(adapter,
1462 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1463 addr_hi = MIU_TEST_AGT_ADDR_HI;
1464 data_lo = MIU_TEST_AGT_WRDATA_LO;
1465 data_hi = MIU_TEST_AGT_WRDATA_HI;
1466 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1471 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1472 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1473 if (adapter->ahw.pci_len0 != 0) {
1474 return netxen_nic_pci_mem_access_direct(adapter,
1482 spin_lock(&adapter->ahw.mem_lock);
1483 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1485 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1486 writel(off_hi, (mem_crb + addr_hi));
1487 writel(data & 0xffffffff, (mem_crb + data_lo));
1488 writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
1489 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1490 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1491 (mem_crb + TEST_AGT_CTRL));
1493 for (j = 0; j < MAX_CTL_CHECK; j++) {
1494 temp = readl((mem_crb + TEST_AGT_CTRL));
1495 if ((temp & TA_CTL_BUSY) == 0)
1499 if (j >= MAX_CTL_CHECK) {
1500 if (printk_ratelimit())
1501 dev_err(&adapter->pdev->dev,
1502 "failed to write through agent\n");
1507 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1508 spin_unlock(&adapter->ahw.mem_lock);
1513 netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1517 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1519 void __iomem *mem_crb;
1521 /* Only 64-bit aligned access */
1525 /* P2 has different SIU and MIU test agent base addr */
1526 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1527 NETXEN_ADDR_QDR_NET_MAX_P2)) {
1528 mem_crb = pci_base_offset(adapter,
1529 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1530 addr_hi = SIU_TEST_AGT_ADDR_HI;
1531 data_lo = SIU_TEST_AGT_RDDATA_LO;
1532 data_hi = SIU_TEST_AGT_RDDATA_HI;
1533 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1534 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1538 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1539 mem_crb = pci_base_offset(adapter,
1540 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1541 addr_hi = MIU_TEST_AGT_ADDR_HI;
1542 data_lo = MIU_TEST_AGT_RDDATA_LO;
1543 data_hi = MIU_TEST_AGT_RDDATA_HI;
1544 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1549 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1550 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1551 if (adapter->ahw.pci_len0 != 0) {
1552 return netxen_nic_pci_mem_access_direct(adapter,
1560 spin_lock(&adapter->ahw.mem_lock);
1561 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1563 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1564 writel(off_hi, (mem_crb + addr_hi));
1565 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1566 writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1568 for (j = 0; j < MAX_CTL_CHECK; j++) {
1569 temp = readl(mem_crb + TEST_AGT_CTRL);
1570 if ((temp & TA_CTL_BUSY) == 0)
1574 if (j >= MAX_CTL_CHECK) {
1575 if (printk_ratelimit())
1576 dev_err(&adapter->pdev->dev,
1577 "failed to read through agent\n");
1581 temp = readl(mem_crb + data_hi);
1582 val = ((u64)temp << 32);
1583 val |= readl(mem_crb + data_lo);
1588 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1589 spin_unlock(&adapter->ahw.mem_lock);
1595 netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1601 void __iomem *mem_crb;
1603 /* Only 64-bit aligned access */
1607 /* P3 onward, test agent base for MIU and SIU is same */
1608 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1609 NETXEN_ADDR_QDR_NET_MAX_P3)) {
1610 mem_crb = netxen_get_ioaddr(adapter,
1611 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1615 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1616 mem_crb = netxen_get_ioaddr(adapter,
1617 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1621 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
1622 return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
1627 stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
1629 off8 = off & ~(stride-1);
1631 spin_lock(&adapter->ahw.mem_lock);
1633 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1634 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1638 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1639 writel((TA_CTL_START | TA_CTL_ENABLE),
1640 (mem_crb + TEST_AGT_CTRL));
1642 for (j = 0; j < MAX_CTL_CHECK; j++) {
1643 temp = readl(mem_crb + TEST_AGT_CTRL);
1644 if ((temp & TA_CTL_BUSY) == 0)
1648 if (j >= MAX_CTL_CHECK) {
1653 i = (off & 0xf) ? 0 : 2;
1654 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
1655 mem_crb + MIU_TEST_AGT_WRDATA(i));
1656 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
1657 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
1658 i = (off & 0xf) ? 2 : 0;
1661 writel(data & 0xffffffff,
1662 mem_crb + MIU_TEST_AGT_WRDATA(i));
1663 writel((data >> 32) & 0xffffffff,
1664 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
1666 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1667 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1668 (mem_crb + TEST_AGT_CTRL));
1670 for (j = 0; j < MAX_CTL_CHECK; j++) {
1671 temp = readl(mem_crb + TEST_AGT_CTRL);
1672 if ((temp & TA_CTL_BUSY) == 0)
1676 if (j >= MAX_CTL_CHECK) {
1677 if (printk_ratelimit())
1678 dev_err(&adapter->pdev->dev,
1679 "failed to write through agent\n");
1685 spin_unlock(&adapter->ahw.mem_lock);
1691 netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1697 void __iomem *mem_crb;
1699 /* Only 64-bit aligned access */
1703 /* P3 onward, test agent base for MIU and SIU is same */
1704 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1705 NETXEN_ADDR_QDR_NET_MAX_P3)) {
1706 mem_crb = netxen_get_ioaddr(adapter,
1707 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1711 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1712 mem_crb = netxen_get_ioaddr(adapter,
1713 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1717 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1718 return netxen_nic_pci_mem_access_direct(adapter,
1725 stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
1727 off8 = off & ~(stride-1);
1729 spin_lock(&adapter->ahw.mem_lock);
1731 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1732 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1733 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1734 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1736 for (j = 0; j < MAX_CTL_CHECK; j++) {
1737 temp = readl(mem_crb + TEST_AGT_CTRL);
1738 if ((temp & TA_CTL_BUSY) == 0)
1742 if (j >= MAX_CTL_CHECK) {
1743 if (printk_ratelimit())
1744 dev_err(&adapter->pdev->dev,
1745 "failed to read through agent\n");
1748 off8 = MIU_TEST_AGT_RDDATA_LO;
1749 if ((stride == 16) && (off & 0xf))
1750 off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
1752 temp = readl(mem_crb + off8 + 4);
1753 val = (u64)temp << 32;
1754 val |= readl(mem_crb + off8);
1759 spin_unlock(&adapter->ahw.mem_lock);
1765 netxen_setup_hwops(struct netxen_adapter *adapter)
1767 adapter->init_port = netxen_niu_xg_init_port;
1768 adapter->stop_port = netxen_niu_disable_xg_port;
1770 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1771 adapter->crb_read = netxen_nic_hw_read_wx_128M,
1772 adapter->crb_write = netxen_nic_hw_write_wx_128M,
1773 adapter->pci_set_window = netxen_nic_pci_set_window_128M,
1774 adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
1775 adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
1776 adapter->io_read = netxen_nic_io_read_128M,
1777 adapter->io_write = netxen_nic_io_write_128M,
1779 adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
1780 adapter->set_multi = netxen_p2_nic_set_multi;
1781 adapter->set_mtu = netxen_nic_set_mtu_xgb;
1782 adapter->set_promisc = netxen_p2_nic_set_promisc;
1785 adapter->crb_read = netxen_nic_hw_read_wx_2M,
1786 adapter->crb_write = netxen_nic_hw_write_wx_2M,
1787 adapter->pci_set_window = netxen_nic_pci_set_window_2M,
1788 adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
1789 adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
1790 adapter->io_read = netxen_nic_io_read_2M,
1791 adapter->io_write = netxen_nic_io_write_2M,
1793 adapter->set_mtu = nx_fw_cmd_set_mtu;
1794 adapter->set_promisc = netxen_p3_nic_set_promisc;
1795 adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
1796 adapter->set_multi = netxen_p3_nic_set_multi;
1798 adapter->phy_read = nx_fw_cmd_query_phy;
1799 adapter->phy_write = nx_fw_cmd_set_phy;
1803 int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1805 int offset, board_type, magic;
1806 struct pci_dev *pdev = adapter->pdev;
1808 offset = NX_FW_MAGIC_OFFSET;
1809 if (netxen_rom_fast_read(adapter, offset, &magic))
1812 if (magic != NETXEN_BDINFO_MAGIC) {
1813 dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
1818 offset = NX_BRDTYPE_OFFSET;
1819 if (netxen_rom_fast_read(adapter, offset, &board_type))
1822 adapter->ahw.board_type = board_type;
1824 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
1825 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
1826 if ((gpio & 0x8000) == 0)
1827 board_type = NETXEN_BRDTYPE_P3_10G_TP;
1830 switch (board_type) {
1831 case NETXEN_BRDTYPE_P2_SB35_4G:
1832 adapter->ahw.port_type = NETXEN_NIC_GBE;
1834 case NETXEN_BRDTYPE_P2_SB31_10G:
1835 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1836 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1837 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
1838 case NETXEN_BRDTYPE_P3_HMEZ:
1839 case NETXEN_BRDTYPE_P3_XG_LOM:
1840 case NETXEN_BRDTYPE_P3_10G_CX4:
1841 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1842 case NETXEN_BRDTYPE_P3_IMEZ:
1843 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
1844 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1845 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
1846 case NETXEN_BRDTYPE_P3_10G_XFP:
1847 case NETXEN_BRDTYPE_P3_10000_BASE_T:
1848 adapter->ahw.port_type = NETXEN_NIC_XGBE;
1850 case NETXEN_BRDTYPE_P1_BD:
1851 case NETXEN_BRDTYPE_P1_SB:
1852 case NETXEN_BRDTYPE_P1_SMAX:
1853 case NETXEN_BRDTYPE_P1_SOCK:
1854 case NETXEN_BRDTYPE_P3_REF_QG:
1855 case NETXEN_BRDTYPE_P3_4_GB:
1856 case NETXEN_BRDTYPE_P3_4_GB_MM:
1857 adapter->ahw.port_type = NETXEN_NIC_GBE;
1859 case NETXEN_BRDTYPE_P3_10G_TP:
1860 adapter->ahw.port_type = (adapter->portnum < 2) ?
1861 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1864 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1865 adapter->ahw.port_type = NETXEN_NIC_XGBE;
1872 /* NIU access sections */
1874 int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
1876 new_mtu += MTU_FUDGE_FACTOR;
1877 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
1882 int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
1884 new_mtu += MTU_FUDGE_FACTOR;
1885 if (adapter->physical_port == 0)
1886 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
1888 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
1892 void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
1898 if (!netif_carrier_ok(adapter->netdev)) {
1899 adapter->link_speed = 0;
1900 adapter->link_duplex = -1;
1901 adapter->link_autoneg = AUTONEG_ENABLE;
1905 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
1906 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
1907 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1908 adapter->link_speed = SPEED_1000;
1909 adapter->link_duplex = DUPLEX_FULL;
1910 adapter->link_autoneg = AUTONEG_DISABLE;
1914 if (adapter->phy_read
1915 && adapter->phy_read(adapter,
1916 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1918 if (netxen_get_phy_link(status)) {
1919 switch (netxen_get_phy_speed(status)) {
1921 adapter->link_speed = SPEED_10;
1924 adapter->link_speed = SPEED_100;
1927 adapter->link_speed = SPEED_1000;
1930 adapter->link_speed = 0;
1933 switch (netxen_get_phy_duplex(status)) {
1935 adapter->link_duplex = DUPLEX_HALF;
1938 adapter->link_duplex = DUPLEX_FULL;
1941 adapter->link_duplex = -1;
1944 if (adapter->phy_read
1945 && adapter->phy_read(adapter,
1946 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
1948 adapter->link_autoneg = autoneg;
1953 adapter->link_speed = 0;
1954 adapter->link_duplex = -1;
1960 netxen_nic_wol_supported(struct netxen_adapter *adapter)
1964 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1967 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
1968 if (wol_cfg & (1UL << adapter->portnum)) {
1969 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
1970 if (wol_cfg & (1 << adapter->portnum))