2 * drivers/net/phy/micrel.c
4 * Driver for Micrel PHYs
6 * Author: David J. Choi
8 * Copyright (c) 2010-2013 Micrel, Inc.
9 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * Support : Micrel Phys:
17 * Giga phys: ksz9021, ksz9031
18 * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
19 * ksz8021, ksz8031, ksz8051,
22 * Switch : ksz8873, ksz886x
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/phy.h>
28 #include <linux/micrel_phy.h>
30 #include <linux/clk.h>
32 /* Operation Mode Strap Override */
33 #define MII_KSZPHY_OMSO 0x16
34 #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
35 #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
36 #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
37 #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
39 /* general Interrupt control/status reg in vendor specific block. */
40 #define MII_KSZPHY_INTCS 0x1B
41 #define KSZPHY_INTCS_JABBER BIT(15)
42 #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
43 #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
44 #define KSZPHY_INTCS_PARELLEL BIT(12)
45 #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
46 #define KSZPHY_INTCS_LINK_DOWN BIT(10)
47 #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
48 #define KSZPHY_INTCS_LINK_UP BIT(8)
49 #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
50 KSZPHY_INTCS_LINK_DOWN)
53 #define MII_KSZPHY_CTRL_1 0x1e
55 /* PHY Control 2 / PHY Control (if no PHY Control 1) */
56 #define MII_KSZPHY_CTRL_2 0x1f
57 #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
58 /* bitmap of PHY register to set interrupt mode */
59 #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
60 #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
62 /* Write/read to/from extended registers */
63 #define MII_KSZPHY_EXTREG 0x0b
64 #define KSZPHY_EXTREG_WRITE 0x8000
66 #define MII_KSZPHY_EXTREG_WRITE 0x0c
67 #define MII_KSZPHY_EXTREG_READ 0x0d
69 /* Extended registers */
70 #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
71 #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
72 #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
76 struct kszphy_hw_stat {
82 static struct kszphy_hw_stat kszphy_hw_stats[] = {
83 { "phy_receive_errors", 21, 16},
84 { "phy_idle_errors", 10, 8 },
89 u16 interrupt_level_mask;
90 bool has_broadcast_disable;
91 bool has_nand_tree_disable;
92 bool has_rmii_ref_clk_sel;
96 const struct kszphy_type *type;
98 bool rmii_ref_clk_sel;
99 bool rmii_ref_clk_sel_val;
100 u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
103 static const struct kszphy_type ksz8021_type = {
104 .led_mode_reg = MII_KSZPHY_CTRL_2,
105 .has_broadcast_disable = true,
106 .has_nand_tree_disable = true,
107 .has_rmii_ref_clk_sel = true,
110 static const struct kszphy_type ksz8041_type = {
111 .led_mode_reg = MII_KSZPHY_CTRL_1,
114 static const struct kszphy_type ksz8051_type = {
115 .led_mode_reg = MII_KSZPHY_CTRL_2,
116 .has_nand_tree_disable = true,
119 static const struct kszphy_type ksz8081_type = {
120 .led_mode_reg = MII_KSZPHY_CTRL_2,
121 .has_broadcast_disable = true,
122 .has_nand_tree_disable = true,
123 .has_rmii_ref_clk_sel = true,
126 static const struct kszphy_type ks8737_type = {
127 .interrupt_level_mask = BIT(14),
130 static const struct kszphy_type ksz9021_type = {
131 .interrupt_level_mask = BIT(14),
134 static int kszphy_extended_write(struct phy_device *phydev,
137 phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
138 return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
141 static int kszphy_extended_read(struct phy_device *phydev,
144 phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
145 return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
148 static int kszphy_ack_interrupt(struct phy_device *phydev)
150 /* bit[7..0] int status, which is a read and clear register. */
153 rc = phy_read(phydev, MII_KSZPHY_INTCS);
155 return (rc < 0) ? rc : 0;
158 static int kszphy_config_intr(struct phy_device *phydev)
160 const struct kszphy_type *type = phydev->drv->driver_data;
164 if (type && type->interrupt_level_mask)
165 mask = type->interrupt_level_mask;
167 mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
169 /* set the interrupt pin active low */
170 temp = phy_read(phydev, MII_KSZPHY_CTRL);
174 phy_write(phydev, MII_KSZPHY_CTRL, temp);
176 /* enable / disable interrupts */
177 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
178 temp = KSZPHY_INTCS_ALL;
182 return phy_write(phydev, MII_KSZPHY_INTCS, temp);
185 static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
189 ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
194 ctrl |= KSZPHY_RMII_REF_CLK_SEL;
196 ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
198 return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
201 static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
206 case MII_KSZPHY_CTRL_1:
209 case MII_KSZPHY_CTRL_2:
216 temp = phy_read(phydev, reg);
222 temp &= ~(3 << shift);
223 temp |= val << shift;
224 rc = phy_write(phydev, reg, temp);
227 phydev_err(phydev, "failed to set led mode\n");
232 /* Disable PHY address 0 as the broadcast address, so that it can be used as a
233 * unique (non-broadcast) address on a shared bus.
235 static int kszphy_broadcast_disable(struct phy_device *phydev)
239 ret = phy_read(phydev, MII_KSZPHY_OMSO);
243 ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
246 phydev_err(phydev, "failed to disable broadcast address\n");
251 static int kszphy_nand_tree_disable(struct phy_device *phydev)
255 ret = phy_read(phydev, MII_KSZPHY_OMSO);
259 if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
262 ret = phy_write(phydev, MII_KSZPHY_OMSO,
263 ret & ~KSZPHY_OMSO_NAND_TREE_ON);
266 phydev_err(phydev, "failed to disable NAND tree mode\n");
271 static int kszphy_config_init(struct phy_device *phydev)
273 struct kszphy_priv *priv = phydev->priv;
274 const struct kszphy_type *type;
282 if (type->has_broadcast_disable)
283 kszphy_broadcast_disable(phydev);
285 if (type->has_nand_tree_disable)
286 kszphy_nand_tree_disable(phydev);
288 if (priv->rmii_ref_clk_sel) {
289 ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
292 "failed to set rmii reference clock\n");
297 if (priv->led_mode >= 0)
298 kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
303 static int ksz9021_load_values_from_of(struct phy_device *phydev,
304 const struct device_node *of_node,
306 const char *field1, const char *field2,
307 const char *field3, const char *field4)
316 if (!of_property_read_u32(of_node, field1, &val1))
319 if (!of_property_read_u32(of_node, field2, &val2))
322 if (!of_property_read_u32(of_node, field3, &val3))
325 if (!of_property_read_u32(of_node, field4, &val4))
332 newval = kszphy_extended_read(phydev, reg);
337 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
340 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
343 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
346 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
348 return kszphy_extended_write(phydev, reg, newval);
351 static int ksz9021_config_init(struct phy_device *phydev)
353 const struct device *dev = &phydev->mdio.dev;
354 const struct device_node *of_node = dev->of_node;
355 const struct device *dev_walker;
357 /* The Micrel driver has a deprecated option to place phy OF
358 * properties in the MAC node. Walk up the tree of devices to
359 * find a device with an OF node.
361 dev_walker = &phydev->mdio.dev;
363 of_node = dev_walker->of_node;
364 dev_walker = dev_walker->parent;
366 } while (!of_node && dev_walker);
369 ksz9021_load_values_from_of(phydev, of_node,
370 MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
371 "txen-skew-ps", "txc-skew-ps",
372 "rxdv-skew-ps", "rxc-skew-ps");
373 ksz9021_load_values_from_of(phydev, of_node,
374 MII_KSZPHY_RX_DATA_PAD_SKEW,
375 "rxd0-skew-ps", "rxd1-skew-ps",
376 "rxd2-skew-ps", "rxd3-skew-ps");
377 ksz9021_load_values_from_of(phydev, of_node,
378 MII_KSZPHY_TX_DATA_PAD_SKEW,
379 "txd0-skew-ps", "txd1-skew-ps",
380 "txd2-skew-ps", "txd3-skew-ps");
385 #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
386 #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
388 #define KSZ9031_PS_TO_REG 60
390 /* Extended registers */
391 /* MMD Address 0x0 */
392 #define MII_KSZ9031RN_FLP_BURST_TX_LO 3
393 #define MII_KSZ9031RN_FLP_BURST_TX_HI 4
395 /* MMD Address 0x2 */
396 #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
397 #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
398 #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
399 #define MII_KSZ9031RN_CLK_PAD_SKEW 8
401 static int ksz9031_extended_write(struct phy_device *phydev,
402 u8 mode, u32 dev_addr, u32 regnum, u16 val)
404 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
405 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
406 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
407 return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
410 static int ksz9031_extended_read(struct phy_device *phydev,
411 u8 mode, u32 dev_addr, u32 regnum)
413 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
414 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
415 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
416 return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
419 static int ksz9031_of_load_skew_values(struct phy_device *phydev,
420 const struct device_node *of_node,
421 u16 reg, size_t field_sz,
422 const char *field[], u8 numfields)
424 int val[4] = {-1, -2, -3, -4};
431 for (i = 0; i < numfields; i++)
432 if (!of_property_read_u32(of_node, field[i], val + i))
438 if (matches < numfields)
439 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
443 maxval = (field_sz == 4) ? 0xf : 0x1f;
444 for (i = 0; i < numfields; i++)
445 if (val[i] != -(i + 1)) {
447 mask ^= maxval << (field_sz * i);
448 newval = (newval & mask) |
449 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
453 return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
456 static int ksz9031_center_flp_timing(struct phy_device *phydev)
460 /* Center KSZ9031RNX FLP timing at 16ms. */
461 result = ksz9031_extended_write(phydev, OP_DATA, 0,
462 MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
463 result = ksz9031_extended_write(phydev, OP_DATA, 0,
464 MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
469 return genphy_restart_aneg(phydev);
472 static int ksz9031_config_init(struct phy_device *phydev)
474 const struct device *dev = &phydev->mdio.dev;
475 const struct device_node *of_node = dev->of_node;
476 static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
477 static const char *rx_data_skews[4] = {
478 "rxd0-skew-ps", "rxd1-skew-ps",
479 "rxd2-skew-ps", "rxd3-skew-ps"
481 static const char *tx_data_skews[4] = {
482 "txd0-skew-ps", "txd1-skew-ps",
483 "txd2-skew-ps", "txd3-skew-ps"
485 static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
486 const struct device *dev_walker;
488 /* The Micrel driver has a deprecated option to place phy OF
489 * properties in the MAC node. Walk up the tree of devices to
490 * find a device with an OF node.
492 dev_walker = &phydev->mdio.dev;
494 of_node = dev_walker->of_node;
495 dev_walker = dev_walker->parent;
496 } while (!of_node && dev_walker);
499 ksz9031_of_load_skew_values(phydev, of_node,
500 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
503 ksz9031_of_load_skew_values(phydev, of_node,
504 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
507 ksz9031_of_load_skew_values(phydev, of_node,
508 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
511 ksz9031_of_load_skew_values(phydev, of_node,
512 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
516 return ksz9031_center_flp_timing(phydev);
519 #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
520 #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
521 #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
522 static int ksz8873mll_read_status(struct phy_device *phydev)
527 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
529 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
531 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
532 phydev->duplex = DUPLEX_HALF;
534 phydev->duplex = DUPLEX_FULL;
536 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
537 phydev->speed = SPEED_10;
539 phydev->speed = SPEED_100;
542 phydev->pause = phydev->asym_pause = 0;
547 static int ksz9031_read_status(struct phy_device *phydev)
552 err = genphy_read_status(phydev);
556 /* Make sure the PHY is not broken. Read idle error count,
557 * and reset the PHY if it is maxed out.
559 regval = phy_read(phydev, MII_STAT1000);
560 if ((regval & 0xFF) == 0xFF) {
568 static int ksz8873mll_config_aneg(struct phy_device *phydev)
573 /* This routine returns -1 as an indication to the caller that the
574 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
575 * MMD extended PHY registers.
578 ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
584 /* This routine does nothing since the Micrel ksz9021 does not support
585 * standard IEEE MMD extended PHY registers.
588 ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
593 static int kszphy_get_sset_count(struct phy_device *phydev)
595 return ARRAY_SIZE(kszphy_hw_stats);
598 static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
602 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
603 memcpy(data + i * ETH_GSTRING_LEN,
604 kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
609 #define UINT64_MAX (u64)(~((u64)0))
611 static u64 kszphy_get_stat(struct phy_device *phydev, int i)
613 struct kszphy_hw_stat stat = kszphy_hw_stats[i];
614 struct kszphy_priv *priv = phydev->priv;
617 val = phy_read(phydev, stat.reg);
621 val = val & ((1 << stat.bits) - 1);
622 priv->stats[i] += val;
623 val = priv->stats[i];
629 static void kszphy_get_stats(struct phy_device *phydev,
630 struct ethtool_stats *stats, u64 *data)
634 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
635 data[i] = kszphy_get_stat(phydev, i);
638 static int kszphy_probe(struct phy_device *phydev)
640 const struct kszphy_type *type = phydev->drv->driver_data;
641 const struct device_node *np = phydev->mdio.dev.of_node;
642 struct kszphy_priv *priv;
646 priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
654 if (type->led_mode_reg) {
655 ret = of_property_read_u32(np, "micrel,led-mode",
660 if (priv->led_mode > 3) {
661 phydev_err(phydev, "invalid led mode: 0x%02x\n",
669 clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
670 /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
671 if (!IS_ERR_OR_NULL(clk)) {
672 unsigned long rate = clk_get_rate(clk);
673 bool rmii_ref_clk_sel_25_mhz;
675 priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
676 rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
677 "micrel,rmii-reference-clock-select-25-mhz");
679 if (rate > 24500000 && rate < 25500000) {
680 priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
681 } else if (rate > 49500000 && rate < 50500000) {
682 priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
684 phydev_err(phydev, "Clock rate out of range: %ld\n",
690 /* Support legacy board-file configuration */
691 if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
692 priv->rmii_ref_clk_sel = true;
693 priv->rmii_ref_clk_sel_val = true;
699 static struct phy_driver ksphy_driver[] = {
701 .phy_id = PHY_ID_KS8737,
702 .phy_id_mask = 0x00fffff0,
703 .name = "Micrel KS8737",
704 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
705 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
706 .driver_data = &ks8737_type,
707 .config_init = kszphy_config_init,
708 .config_aneg = genphy_config_aneg,
709 .read_status = genphy_read_status,
710 .ack_interrupt = kszphy_ack_interrupt,
711 .config_intr = kszphy_config_intr,
712 .get_sset_count = kszphy_get_sset_count,
713 .get_strings = kszphy_get_strings,
714 .get_stats = kszphy_get_stats,
715 .suspend = genphy_suspend,
716 .resume = genphy_resume,
718 .phy_id = PHY_ID_KSZ8021,
719 .phy_id_mask = 0x00ffffff,
720 .name = "Micrel KSZ8021 or KSZ8031",
721 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
722 SUPPORTED_Asym_Pause),
723 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
724 .driver_data = &ksz8021_type,
725 .probe = kszphy_probe,
726 .config_init = kszphy_config_init,
727 .config_aneg = genphy_config_aneg,
728 .read_status = genphy_read_status,
729 .ack_interrupt = kszphy_ack_interrupt,
730 .config_intr = kszphy_config_intr,
731 .get_sset_count = kszphy_get_sset_count,
732 .get_strings = kszphy_get_strings,
733 .get_stats = kszphy_get_stats,
734 .suspend = genphy_suspend,
735 .resume = genphy_resume,
737 .phy_id = PHY_ID_KSZ8031,
738 .phy_id_mask = 0x00ffffff,
739 .name = "Micrel KSZ8031",
740 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
741 SUPPORTED_Asym_Pause),
742 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
743 .driver_data = &ksz8021_type,
744 .probe = kszphy_probe,
745 .config_init = kszphy_config_init,
746 .config_aneg = genphy_config_aneg,
747 .read_status = genphy_read_status,
748 .ack_interrupt = kszphy_ack_interrupt,
749 .config_intr = kszphy_config_intr,
750 .get_sset_count = kszphy_get_sset_count,
751 .get_strings = kszphy_get_strings,
752 .get_stats = kszphy_get_stats,
753 .suspend = genphy_suspend,
754 .resume = genphy_resume,
756 .phy_id = PHY_ID_KSZ8041,
757 .phy_id_mask = 0x00fffff0,
758 .name = "Micrel KSZ8041",
759 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
760 | SUPPORTED_Asym_Pause),
761 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
762 .driver_data = &ksz8041_type,
763 .probe = kszphy_probe,
764 .config_init = kszphy_config_init,
765 .config_aneg = genphy_config_aneg,
766 .read_status = genphy_read_status,
767 .ack_interrupt = kszphy_ack_interrupt,
768 .config_intr = kszphy_config_intr,
769 .get_sset_count = kszphy_get_sset_count,
770 .get_strings = kszphy_get_strings,
771 .get_stats = kszphy_get_stats,
772 .suspend = genphy_suspend,
773 .resume = genphy_resume,
775 .phy_id = PHY_ID_KSZ8041RNLI,
776 .phy_id_mask = 0x00fffff0,
777 .name = "Micrel KSZ8041RNLI",
778 .features = PHY_BASIC_FEATURES |
779 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
780 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
781 .driver_data = &ksz8041_type,
782 .probe = kszphy_probe,
783 .config_init = kszphy_config_init,
784 .config_aneg = genphy_config_aneg,
785 .read_status = genphy_read_status,
786 .ack_interrupt = kszphy_ack_interrupt,
787 .config_intr = kszphy_config_intr,
788 .get_sset_count = kszphy_get_sset_count,
789 .get_strings = kszphy_get_strings,
790 .get_stats = kszphy_get_stats,
791 .suspend = genphy_suspend,
792 .resume = genphy_resume,
794 .phy_id = PHY_ID_KSZ8051,
795 .phy_id_mask = 0x00fffff0,
796 .name = "Micrel KSZ8051",
797 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
798 | SUPPORTED_Asym_Pause),
799 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
800 .driver_data = &ksz8051_type,
801 .probe = kszphy_probe,
802 .config_init = kszphy_config_init,
803 .config_aneg = genphy_config_aneg,
804 .read_status = genphy_read_status,
805 .ack_interrupt = kszphy_ack_interrupt,
806 .config_intr = kszphy_config_intr,
807 .get_sset_count = kszphy_get_sset_count,
808 .get_strings = kszphy_get_strings,
809 .get_stats = kszphy_get_stats,
810 .suspend = genphy_suspend,
811 .resume = genphy_resume,
813 .phy_id = PHY_ID_KSZ8001,
814 .name = "Micrel KSZ8001 or KS8721",
815 .phy_id_mask = 0x00ffffff,
816 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
817 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
818 .driver_data = &ksz8041_type,
819 .probe = kszphy_probe,
820 .config_init = kszphy_config_init,
821 .config_aneg = genphy_config_aneg,
822 .read_status = genphy_read_status,
823 .ack_interrupt = kszphy_ack_interrupt,
824 .config_intr = kszphy_config_intr,
825 .get_sset_count = kszphy_get_sset_count,
826 .get_strings = kszphy_get_strings,
827 .get_stats = kszphy_get_stats,
828 .suspend = genphy_suspend,
829 .resume = genphy_resume,
831 .phy_id = PHY_ID_KSZ8081,
832 .name = "Micrel KSZ8081 or KSZ8091",
833 .phy_id_mask = 0x00fffff0,
834 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
835 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
836 .driver_data = &ksz8081_type,
837 .probe = kszphy_probe,
838 .config_init = kszphy_config_init,
839 .config_aneg = genphy_config_aneg,
840 .read_status = genphy_read_status,
841 .ack_interrupt = kszphy_ack_interrupt,
842 .config_intr = kszphy_config_intr,
843 .get_sset_count = kszphy_get_sset_count,
844 .get_strings = kszphy_get_strings,
845 .get_stats = kszphy_get_stats,
846 .suspend = genphy_suspend,
847 .resume = genphy_resume,
849 .phy_id = PHY_ID_KSZ8061,
850 .name = "Micrel KSZ8061",
851 .phy_id_mask = 0x00fffff0,
852 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
853 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
854 .config_init = kszphy_config_init,
855 .config_aneg = genphy_config_aneg,
856 .read_status = genphy_read_status,
857 .ack_interrupt = kszphy_ack_interrupt,
858 .config_intr = kszphy_config_intr,
859 .get_sset_count = kszphy_get_sset_count,
860 .get_strings = kszphy_get_strings,
861 .get_stats = kszphy_get_stats,
862 .suspend = genphy_suspend,
863 .resume = genphy_resume,
865 .phy_id = PHY_ID_KSZ9021,
866 .phy_id_mask = 0x000ffffe,
867 .name = "Micrel KSZ9021 Gigabit PHY",
868 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
869 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
870 .driver_data = &ksz9021_type,
871 .config_init = ksz9021_config_init,
872 .config_aneg = genphy_config_aneg,
873 .read_status = genphy_read_status,
874 .ack_interrupt = kszphy_ack_interrupt,
875 .config_intr = kszphy_config_intr,
876 .get_sset_count = kszphy_get_sset_count,
877 .get_strings = kszphy_get_strings,
878 .get_stats = kszphy_get_stats,
879 .suspend = genphy_suspend,
880 .resume = genphy_resume,
881 .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
882 .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
884 .phy_id = PHY_ID_KSZ9031,
885 .phy_id_mask = 0x00fffff0,
886 .name = "Micrel KSZ9031 Gigabit PHY",
887 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
888 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
889 .driver_data = &ksz9021_type,
890 .config_init = ksz9031_config_init,
891 .config_aneg = genphy_config_aneg,
892 .read_status = ksz9031_read_status,
893 .ack_interrupt = kszphy_ack_interrupt,
894 .config_intr = kszphy_config_intr,
895 .get_sset_count = kszphy_get_sset_count,
896 .get_strings = kszphy_get_strings,
897 .get_stats = kszphy_get_stats,
898 .suspend = genphy_suspend,
899 .resume = genphy_resume,
901 .phy_id = PHY_ID_KSZ8873MLL,
902 .phy_id_mask = 0x00fffff0,
903 .name = "Micrel KSZ8873MLL Switch",
904 .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
905 .flags = PHY_HAS_MAGICANEG,
906 .config_init = kszphy_config_init,
907 .config_aneg = ksz8873mll_config_aneg,
908 .read_status = ksz8873mll_read_status,
909 .get_sset_count = kszphy_get_sset_count,
910 .get_strings = kszphy_get_strings,
911 .get_stats = kszphy_get_stats,
912 .suspend = genphy_suspend,
913 .resume = genphy_resume,
915 .phy_id = PHY_ID_KSZ886X,
916 .phy_id_mask = 0x00fffff0,
917 .name = "Micrel KSZ886X Switch",
918 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
919 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
920 .config_init = kszphy_config_init,
921 .config_aneg = genphy_config_aneg,
922 .read_status = genphy_read_status,
923 .get_sset_count = kszphy_get_sset_count,
924 .get_strings = kszphy_get_strings,
925 .get_stats = kszphy_get_stats,
926 .suspend = genphy_suspend,
927 .resume = genphy_resume,
930 module_phy_driver(ksphy_driver);
932 MODULE_DESCRIPTION("Micrel PHY driver");
933 MODULE_AUTHOR("David J. Choi");
934 MODULE_LICENSE("GPL");
936 static struct mdio_device_id __maybe_unused micrel_tbl[] = {
937 { PHY_ID_KSZ9021, 0x000ffffe },
938 { PHY_ID_KSZ9031, 0x00fffff0 },
939 { PHY_ID_KSZ8001, 0x00ffffff },
940 { PHY_ID_KS8737, 0x00fffff0 },
941 { PHY_ID_KSZ8021, 0x00ffffff },
942 { PHY_ID_KSZ8031, 0x00ffffff },
943 { PHY_ID_KSZ8041, 0x00fffff0 },
944 { PHY_ID_KSZ8051, 0x00fffff0 },
945 { PHY_ID_KSZ8061, 0x00fffff0 },
946 { PHY_ID_KSZ8081, 0x00fffff0 },
947 { PHY_ID_KSZ8873MLL, 0x00fffff0 },
948 { PHY_ID_KSZ886X, 0x00fffff0 },
952 MODULE_DEVICE_TABLE(mdio, micrel_tbl);