2 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
8 * See MAINTAINERS file for support contact information.
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/netdevice.h>
15 #include <linux/etherdevice.h>
16 #include <linux/delay.h>
17 #include <linux/ethtool.h>
18 #include <linux/mii.h>
19 #include <linux/if_vlan.h>
20 #include <linux/crc32.h>
23 #include <linux/tcp.h>
24 #include <linux/init.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/pm_runtime.h>
28 #include <asm/system.h>
32 #define RTL8169_VERSION "2.3LK-NAPI"
33 #define MODULENAME "r8169"
34 #define PFX MODULENAME ": "
37 #define assert(expr) \
39 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
40 #expr,__FILE__,__func__,__LINE__); \
42 #define dprintk(fmt, args...) \
43 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
45 #define assert(expr) do {} while (0)
46 #define dprintk(fmt, args...) do {} while (0)
47 #endif /* RTL8169_DEBUG */
49 #define R8169_MSG_DEFAULT \
50 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
52 #define TX_BUFFS_AVAIL(tp) \
53 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
55 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
56 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
57 static const int multicast_filter_limit = 32;
59 /* MAC address length */
60 #define MAC_ADDR_LEN 6
62 #define MAX_READ_REQUEST_SHIFT 12
63 #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
64 #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
65 #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
66 #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
67 #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
68 #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
70 #define R8169_REGS_SIZE 256
71 #define R8169_NAPI_WEIGHT 64
72 #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
73 #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
74 #define RX_BUF_SIZE 1536 /* Rx Buffer size */
75 #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
76 #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
78 #define RTL8169_TX_TIMEOUT (6*HZ)
79 #define RTL8169_PHY_TIMEOUT (10*HZ)
81 #define RTL_EEPROM_SIG cpu_to_le32(0x8129)
82 #define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
83 #define RTL_EEPROM_SIG_ADDR 0x0000
85 /* write/read MMIO register */
86 #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
87 #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
88 #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
89 #define RTL_R8(reg) readb (ioaddr + (reg))
90 #define RTL_R16(reg) readw (ioaddr + (reg))
91 #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
94 RTL_GIGA_MAC_NONE = 0x00,
95 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
96 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
97 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
98 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
99 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
100 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
101 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
102 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
103 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
104 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
105 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
106 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
107 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
108 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
109 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
110 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
111 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
112 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
113 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
114 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
115 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
116 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
117 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
118 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
119 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
120 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
121 RTL_GIGA_MAC_VER_27 = 0x1b // 8168DP
124 #define _R(NAME,MAC,MASK) \
125 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
127 static const struct {
130 u32 RxConfigMask; /* Clears the bits supported by this chip */
131 } rtl_chip_info[] = {
132 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
133 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
134 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
135 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
136 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
137 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
138 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
139 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
140 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
142 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
143 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
144 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
145 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
146 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
149 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
151 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
152 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
153 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
154 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
155 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
156 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
157 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
158 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880) // PCI-E
168 static void rtl_hw_start_8169(struct net_device *);
169 static void rtl_hw_start_8168(struct net_device *);
170 static void rtl_hw_start_8101(struct net_device *);
172 static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
173 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
174 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
175 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
176 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
177 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
178 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
179 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
180 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
181 { PCI_VENDOR_ID_LINKSYS, 0x1032,
182 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
184 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
188 MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
191 * we set our copybreak very high so that we don't have
192 * to allocate 16k frames all the time (see note in
195 static int rx_copybreak = 16383;
202 MAC0 = 0, /* Ethernet hardware address. */
204 MAR0 = 8, /* Multicast filter. */
205 CounterAddrLow = 0x10,
206 CounterAddrHigh = 0x14,
207 TxDescStartAddrLow = 0x20,
208 TxDescStartAddrHigh = 0x24,
209 TxHDescStartAddrLow = 0x28,
210 TxHDescStartAddrHigh = 0x2c,
233 RxDescAddrLow = 0xe4,
234 RxDescAddrHigh = 0xe8,
237 FuncEventMask = 0xf4,
238 FuncPresetState = 0xf8,
239 FuncForceEvent = 0xfc,
242 enum rtl8110_registers {
248 enum rtl8168_8101_registers {
251 #define CSIAR_FLAG 0x80000000
252 #define CSIAR_WRITE_CMD 0x80000000
253 #define CSIAR_BYTE_ENABLE 0x0f
254 #define CSIAR_BYTE_ENABLE_SHIFT 12
255 #define CSIAR_ADDR_MASK 0x0fff
258 #define EPHYAR_FLAG 0x80000000
259 #define EPHYAR_WRITE_CMD 0x80000000
260 #define EPHYAR_REG_MASK 0x1f
261 #define EPHYAR_REG_SHIFT 16
262 #define EPHYAR_DATA_MASK 0xffff
264 #define FIX_NAK_1 (1 << 4)
265 #define FIX_NAK_2 (1 << 3)
267 #define EFUSEAR_FLAG 0x80000000
268 #define EFUSEAR_WRITE_CMD 0x80000000
269 #define EFUSEAR_READ_CMD 0x00000000
270 #define EFUSEAR_REG_MASK 0x03ff
271 #define EFUSEAR_REG_SHIFT 8
272 #define EFUSEAR_DATA_MASK 0xff
275 enum rtl_register_content {
276 /* InterruptStatusBits */
280 TxDescUnavail = 0x0080,
302 /* TXPoll register p.5 */
303 HPQ = 0x80, /* Poll cmd on the high prio queue */
304 NPQ = 0x40, /* Poll cmd on the low prio queue */
305 FSWInt = 0x01, /* Forced software interrupt */
309 Cfg9346_Unlock = 0xc0,
314 AcceptBroadcast = 0x08,
315 AcceptMulticast = 0x04,
317 AcceptAllPhys = 0x01,
324 TxInterFrameGapShift = 24,
325 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
327 /* Config1 register p.24 */
330 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
331 Speed_down = (1 << 4),
335 PMEnable = (1 << 0), /* Power Management Enable */
337 /* Config2 register p. 25 */
338 PCI_Clock_66MHz = 0x01,
339 PCI_Clock_33MHz = 0x00,
341 /* Config3 register p.25 */
342 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
343 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
344 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
346 /* Config5 register p.27 */
347 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
348 MWF = (1 << 5), /* Accept Multicast wakeup frame */
349 UWF = (1 << 4), /* Accept Unicast wakeup frame */
350 LanWake = (1 << 1), /* LanWake enable/disable */
351 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
354 TBIReset = 0x80000000,
355 TBILoopback = 0x40000000,
356 TBINwEnable = 0x20000000,
357 TBINwRestart = 0x10000000,
358 TBILinkOk = 0x02000000,
359 TBINwComplete = 0x01000000,
362 EnableBist = (1 << 15), // 8168 8101
363 Mac_dbgo_oe = (1 << 14), // 8168 8101
364 Normal_mode = (1 << 13), // unused
365 Force_half_dup = (1 << 12), // 8168 8101
366 Force_rxflow_en = (1 << 11), // 8168 8101
367 Force_txflow_en = (1 << 10), // 8168 8101
368 Cxpl_dbg_sel = (1 << 9), // 8168 8101
369 ASF = (1 << 8), // 8168 8101
370 PktCntrDisable = (1 << 7), // 8168 8101
371 Mac_dbgo_sel = 0x001c, // 8168
376 INTT_0 = 0x0000, // 8168
377 INTT_1 = 0x0001, // 8168
378 INTT_2 = 0x0002, // 8168
379 INTT_3 = 0x0003, // 8168
381 /* rtl8169_PHYstatus */
392 TBILinkOK = 0x02000000,
394 /* DumpCounterCommand */
398 enum desc_status_bit {
399 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
400 RingEnd = (1 << 30), /* End of descriptor ring */
401 FirstFrag = (1 << 29), /* First segment of a packet */
402 LastFrag = (1 << 28), /* Final segment of a packet */
405 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
406 MSSShift = 16, /* MSS value position */
407 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
408 IPCS = (1 << 18), /* Calculate IP checksum */
409 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
410 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
411 TxVlanTag = (1 << 17), /* Add VLAN tag */
414 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
415 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
417 #define RxProtoUDP (PID1)
418 #define RxProtoTCP (PID0)
419 #define RxProtoIP (PID1 | PID0)
420 #define RxProtoMask RxProtoIP
422 IPFail = (1 << 16), /* IP checksum failed */
423 UDPFail = (1 << 15), /* UDP/IP checksum failed */
424 TCPFail = (1 << 14), /* TCP/IP checksum failed */
425 RxVlanTag = (1 << 16), /* VLAN tag available */
428 #define RsvdMask 0x3fffc000
445 u8 __pad[sizeof(void *) - sizeof(u32)];
449 RTL_FEATURE_WOL = (1 << 0),
450 RTL_FEATURE_MSI = (1 << 1),
451 RTL_FEATURE_GMII = (1 << 2),
454 struct rtl8169_counters {
461 __le32 tx_one_collision;
462 __le32 tx_multi_collision;
470 struct rtl8169_private {
471 void __iomem *mmio_addr; /* memory map physical address */
472 struct pci_dev *pci_dev; /* Index of PCI device */
473 struct net_device *dev;
474 struct napi_struct napi;
475 spinlock_t lock; /* spin lock flag */
479 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
480 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
483 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
484 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
485 dma_addr_t TxPhyAddr;
486 dma_addr_t RxPhyAddr;
487 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
488 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
491 struct timer_list timer;
496 int phy_1000_ctrl_reg;
497 #ifdef CONFIG_R8169_VLAN
498 struct vlan_group *vlgrp;
500 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
501 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
502 void (*phy_reset_enable)(void __iomem *);
503 void (*hw_start)(struct net_device *);
504 unsigned int (*phy_reset_pending)(void __iomem *);
505 unsigned int (*link_ok)(void __iomem *);
506 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
508 struct delayed_work task;
511 struct mii_if_info mii;
512 struct rtl8169_counters counters;
516 MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
517 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
518 module_param(rx_copybreak, int, 0);
519 MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
520 module_param(use_dac, int, 0);
521 MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
522 module_param_named(debug, debug.msg_enable, int, 0);
523 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
524 MODULE_LICENSE("GPL");
525 MODULE_VERSION(RTL8169_VERSION);
527 static int rtl8169_open(struct net_device *dev);
528 static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
529 struct net_device *dev);
530 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
531 static int rtl8169_init_ring(struct net_device *dev);
532 static void rtl_hw_start(struct net_device *dev);
533 static int rtl8169_close(struct net_device *dev);
534 static void rtl_set_rx_mode(struct net_device *dev);
535 static void rtl8169_tx_timeout(struct net_device *dev);
536 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
537 static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
538 void __iomem *, u32 budget);
539 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
540 static void rtl8169_down(struct net_device *dev);
541 static void rtl8169_rx_clear(struct rtl8169_private *tp);
542 static int rtl8169_poll(struct napi_struct *napi, int budget);
544 static const unsigned int rtl8169_rx_config =
545 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
547 static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
551 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
553 for (i = 20; i > 0; i--) {
555 * Check if the RTL8169 has completed writing to the specified
558 if (!(RTL_R32(PHYAR) & 0x80000000))
564 static int mdio_read(void __iomem *ioaddr, int reg_addr)
568 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
570 for (i = 20; i > 0; i--) {
572 * Check if the RTL8169 has completed retrieving data from
573 * the specified MII register.
575 if (RTL_R32(PHYAR) & 0x80000000) {
576 value = RTL_R32(PHYAR) & 0xffff;
584 static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
586 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
589 static void mdio_plus_minus(void __iomem *ioaddr, int reg_addr, int p, int m)
593 val = mdio_read(ioaddr, reg_addr);
594 mdio_write(ioaddr, reg_addr, (val | p) & ~m);
597 static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
600 struct rtl8169_private *tp = netdev_priv(dev);
601 void __iomem *ioaddr = tp->mmio_addr;
603 mdio_write(ioaddr, location, val);
606 static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
608 struct rtl8169_private *tp = netdev_priv(dev);
609 void __iomem *ioaddr = tp->mmio_addr;
611 return mdio_read(ioaddr, location);
614 static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
618 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
619 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
621 for (i = 0; i < 100; i++) {
622 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
628 static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
633 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
635 for (i = 0; i < 100; i++) {
636 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
637 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
646 static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
650 RTL_W32(CSIDR, value);
651 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
652 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
654 for (i = 0; i < 100; i++) {
655 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
661 static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
666 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
667 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
669 for (i = 0; i < 100; i++) {
670 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
671 value = RTL_R32(CSIDR);
680 static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
685 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
687 for (i = 0; i < 300; i++) {
688 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
689 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
698 static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
700 RTL_W16(IntrMask, 0x0000);
702 RTL_W16(IntrStatus, 0xffff);
705 static void rtl8169_asic_down(void __iomem *ioaddr)
707 RTL_W8(ChipCmd, 0x00);
708 rtl8169_irq_mask_and_ack(ioaddr);
712 static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
714 return RTL_R32(TBICSR) & TBIReset;
717 static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
719 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
722 static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
724 return RTL_R32(TBICSR) & TBILinkOk;
727 static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
729 return RTL_R8(PHYstatus) & LinkStatus;
732 static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
734 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
737 static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
741 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
742 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
745 static void rtl8169_check_link_status(struct net_device *dev,
746 struct rtl8169_private *tp,
747 void __iomem *ioaddr)
751 spin_lock_irqsave(&tp->lock, flags);
752 if (tp->link_ok(ioaddr)) {
753 /* This is to cancel a scheduled suspend if there's one. */
754 pm_request_resume(&tp->pci_dev->dev);
755 netif_carrier_on(dev);
756 netif_info(tp, ifup, dev, "link up\n");
758 netif_carrier_off(dev);
759 netif_info(tp, ifdown, dev, "link down\n");
760 pm_schedule_suspend(&tp->pci_dev->dev, 100);
762 spin_unlock_irqrestore(&tp->lock, flags);
765 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
767 static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
769 void __iomem *ioaddr = tp->mmio_addr;
773 options = RTL_R8(Config1);
774 if (!(options & PMEnable))
777 options = RTL_R8(Config3);
778 if (options & LinkUp)
780 if (options & MagicPacket)
781 wolopts |= WAKE_MAGIC;
783 options = RTL_R8(Config5);
785 wolopts |= WAKE_UCAST;
787 wolopts |= WAKE_BCAST;
789 wolopts |= WAKE_MCAST;
794 static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
796 struct rtl8169_private *tp = netdev_priv(dev);
798 spin_lock_irq(&tp->lock);
800 wol->supported = WAKE_ANY;
801 wol->wolopts = __rtl8169_get_wol(tp);
803 spin_unlock_irq(&tp->lock);
806 static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
808 void __iomem *ioaddr = tp->mmio_addr;
810 static const struct {
815 { WAKE_ANY, Config1, PMEnable },
816 { WAKE_PHY, Config3, LinkUp },
817 { WAKE_MAGIC, Config3, MagicPacket },
818 { WAKE_UCAST, Config5, UWF },
819 { WAKE_BCAST, Config5, BWF },
820 { WAKE_MCAST, Config5, MWF },
821 { WAKE_ANY, Config5, LanWake }
824 RTL_W8(Cfg9346, Cfg9346_Unlock);
826 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
827 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
828 if (wolopts & cfg[i].opt)
829 options |= cfg[i].mask;
830 RTL_W8(cfg[i].reg, options);
833 RTL_W8(Cfg9346, Cfg9346_Lock);
836 static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
838 struct rtl8169_private *tp = netdev_priv(dev);
840 spin_lock_irq(&tp->lock);
843 tp->features |= RTL_FEATURE_WOL;
845 tp->features &= ~RTL_FEATURE_WOL;
846 __rtl8169_set_wol(tp, wol->wolopts);
847 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
849 spin_unlock_irq(&tp->lock);
854 static void rtl8169_get_drvinfo(struct net_device *dev,
855 struct ethtool_drvinfo *info)
857 struct rtl8169_private *tp = netdev_priv(dev);
859 strcpy(info->driver, MODULENAME);
860 strcpy(info->version, RTL8169_VERSION);
861 strcpy(info->bus_info, pci_name(tp->pci_dev));
864 static int rtl8169_get_regs_len(struct net_device *dev)
866 return R8169_REGS_SIZE;
869 static int rtl8169_set_speed_tbi(struct net_device *dev,
870 u8 autoneg, u16 speed, u8 duplex)
872 struct rtl8169_private *tp = netdev_priv(dev);
873 void __iomem *ioaddr = tp->mmio_addr;
877 reg = RTL_R32(TBICSR);
878 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
879 (duplex == DUPLEX_FULL)) {
880 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
881 } else if (autoneg == AUTONEG_ENABLE)
882 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
884 netif_warn(tp, link, dev,
885 "incorrect speed setting refused in TBI mode\n");
892 static int rtl8169_set_speed_xmii(struct net_device *dev,
893 u8 autoneg, u16 speed, u8 duplex)
895 struct rtl8169_private *tp = netdev_priv(dev);
896 void __iomem *ioaddr = tp->mmio_addr;
899 if (autoneg == AUTONEG_ENABLE) {
902 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
903 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
904 ADVERTISE_100HALF | ADVERTISE_100FULL);
905 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
907 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
908 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
910 /* The 8100e/8101e/8102e do Fast Ethernet only. */
911 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
912 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
913 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
914 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
915 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
916 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
917 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
918 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
919 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
921 netif_info(tp, link, dev,
922 "PHY does not support 1000Mbps\n");
925 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
927 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
928 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
929 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
932 * Vendor specific (0x1f) and reserved (0x0e) MII
935 mdio_write(ioaddr, 0x1f, 0x0000);
936 mdio_write(ioaddr, 0x0e, 0x0000);
939 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
940 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
944 if (speed == SPEED_10)
946 else if (speed == SPEED_100)
947 bmcr = BMCR_SPEED100;
951 if (duplex == DUPLEX_FULL)
952 bmcr |= BMCR_FULLDPLX;
954 mdio_write(ioaddr, 0x1f, 0x0000);
957 tp->phy_1000_ctrl_reg = giga_ctrl;
959 mdio_write(ioaddr, MII_BMCR, bmcr);
961 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
962 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
963 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
964 mdio_write(ioaddr, 0x17, 0x2138);
965 mdio_write(ioaddr, 0x0e, 0x0260);
967 mdio_write(ioaddr, 0x17, 0x2108);
968 mdio_write(ioaddr, 0x0e, 0x0000);
975 static int rtl8169_set_speed(struct net_device *dev,
976 u8 autoneg, u16 speed, u8 duplex)
978 struct rtl8169_private *tp = netdev_priv(dev);
981 ret = tp->set_speed(dev, autoneg, speed, duplex);
983 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
984 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
989 static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
991 struct rtl8169_private *tp = netdev_priv(dev);
995 spin_lock_irqsave(&tp->lock, flags);
996 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
997 spin_unlock_irqrestore(&tp->lock, flags);
1002 static u32 rtl8169_get_rx_csum(struct net_device *dev)
1004 struct rtl8169_private *tp = netdev_priv(dev);
1006 return tp->cp_cmd & RxChkSum;
1009 static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
1011 struct rtl8169_private *tp = netdev_priv(dev);
1012 void __iomem *ioaddr = tp->mmio_addr;
1013 unsigned long flags;
1015 spin_lock_irqsave(&tp->lock, flags);
1018 tp->cp_cmd |= RxChkSum;
1020 tp->cp_cmd &= ~RxChkSum;
1022 RTL_W16(CPlusCmd, tp->cp_cmd);
1025 spin_unlock_irqrestore(&tp->lock, flags);
1030 #ifdef CONFIG_R8169_VLAN
1032 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1033 struct sk_buff *skb)
1035 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
1036 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1039 static void rtl8169_vlan_rx_register(struct net_device *dev,
1040 struct vlan_group *grp)
1042 struct rtl8169_private *tp = netdev_priv(dev);
1043 void __iomem *ioaddr = tp->mmio_addr;
1044 unsigned long flags;
1046 spin_lock_irqsave(&tp->lock, flags);
1049 * Do not disable RxVlan on 8110SCd.
1051 if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
1052 tp->cp_cmd |= RxVlan;
1054 tp->cp_cmd &= ~RxVlan;
1055 RTL_W16(CPlusCmd, tp->cp_cmd);
1057 spin_unlock_irqrestore(&tp->lock, flags);
1060 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1061 struct sk_buff *skb, int polling)
1063 u32 opts2 = le32_to_cpu(desc->opts2);
1064 struct vlan_group *vlgrp = tp->vlgrp;
1067 if (vlgrp && (opts2 & RxVlanTag)) {
1068 __vlan_hwaccel_rx(skb, vlgrp, swab16(opts2 & 0xffff), polling);
1076 #else /* !CONFIG_R8169_VLAN */
1078 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1079 struct sk_buff *skb)
1084 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1085 struct sk_buff *skb, int polling)
1092 static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
1094 struct rtl8169_private *tp = netdev_priv(dev);
1095 void __iomem *ioaddr = tp->mmio_addr;
1099 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1100 cmd->port = PORT_FIBRE;
1101 cmd->transceiver = XCVR_INTERNAL;
1103 status = RTL_R32(TBICSR);
1104 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1105 cmd->autoneg = !!(status & TBINwEnable);
1107 cmd->speed = SPEED_1000;
1108 cmd->duplex = DUPLEX_FULL; /* Always set */
1113 static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
1115 struct rtl8169_private *tp = netdev_priv(dev);
1117 return mii_ethtool_gset(&tp->mii, cmd);
1120 static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1122 struct rtl8169_private *tp = netdev_priv(dev);
1123 unsigned long flags;
1126 spin_lock_irqsave(&tp->lock, flags);
1128 rc = tp->get_settings(dev, cmd);
1130 spin_unlock_irqrestore(&tp->lock, flags);
1134 static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1137 struct rtl8169_private *tp = netdev_priv(dev);
1138 unsigned long flags;
1140 if (regs->len > R8169_REGS_SIZE)
1141 regs->len = R8169_REGS_SIZE;
1143 spin_lock_irqsave(&tp->lock, flags);
1144 memcpy_fromio(p, tp->mmio_addr, regs->len);
1145 spin_unlock_irqrestore(&tp->lock, flags);
1148 static u32 rtl8169_get_msglevel(struct net_device *dev)
1150 struct rtl8169_private *tp = netdev_priv(dev);
1152 return tp->msg_enable;
1155 static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1157 struct rtl8169_private *tp = netdev_priv(dev);
1159 tp->msg_enable = value;
1162 static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1169 "tx_single_collisions",
1170 "tx_multi_collisions",
1178 static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1182 return ARRAY_SIZE(rtl8169_gstrings);
1188 static void rtl8169_update_counters(struct net_device *dev)
1190 struct rtl8169_private *tp = netdev_priv(dev);
1191 void __iomem *ioaddr = tp->mmio_addr;
1192 struct rtl8169_counters *counters;
1198 * Some chips are unable to dump tally counters when the receiver
1201 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1204 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1208 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
1209 cmd = (u64)paddr & DMA_BIT_MASK(32);
1210 RTL_W32(CounterAddrLow, cmd);
1211 RTL_W32(CounterAddrLow, cmd | CounterDump);
1214 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1215 /* copy updated counters */
1216 memcpy(&tp->counters, counters, sizeof(*counters));
1222 RTL_W32(CounterAddrLow, 0);
1223 RTL_W32(CounterAddrHigh, 0);
1225 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1228 static void rtl8169_get_ethtool_stats(struct net_device *dev,
1229 struct ethtool_stats *stats, u64 *data)
1231 struct rtl8169_private *tp = netdev_priv(dev);
1235 rtl8169_update_counters(dev);
1237 data[0] = le64_to_cpu(tp->counters.tx_packets);
1238 data[1] = le64_to_cpu(tp->counters.rx_packets);
1239 data[2] = le64_to_cpu(tp->counters.tx_errors);
1240 data[3] = le32_to_cpu(tp->counters.rx_errors);
1241 data[4] = le16_to_cpu(tp->counters.rx_missed);
1242 data[5] = le16_to_cpu(tp->counters.align_errors);
1243 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1244 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1245 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1246 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1247 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1248 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1249 data[12] = le16_to_cpu(tp->counters.tx_underun);
1252 static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1256 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1261 static const struct ethtool_ops rtl8169_ethtool_ops = {
1262 .get_drvinfo = rtl8169_get_drvinfo,
1263 .get_regs_len = rtl8169_get_regs_len,
1264 .get_link = ethtool_op_get_link,
1265 .get_settings = rtl8169_get_settings,
1266 .set_settings = rtl8169_set_settings,
1267 .get_msglevel = rtl8169_get_msglevel,
1268 .set_msglevel = rtl8169_set_msglevel,
1269 .get_rx_csum = rtl8169_get_rx_csum,
1270 .set_rx_csum = rtl8169_set_rx_csum,
1271 .set_tx_csum = ethtool_op_set_tx_csum,
1272 .set_sg = ethtool_op_set_sg,
1273 .set_tso = ethtool_op_set_tso,
1274 .get_regs = rtl8169_get_regs,
1275 .get_wol = rtl8169_get_wol,
1276 .set_wol = rtl8169_set_wol,
1277 .get_strings = rtl8169_get_strings,
1278 .get_sset_count = rtl8169_get_sset_count,
1279 .get_ethtool_stats = rtl8169_get_ethtool_stats,
1282 static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1283 void __iomem *ioaddr)
1286 * The driver currently handles the 8168Bf and the 8168Be identically
1287 * but they can be identified more specifically through the test below
1290 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
1292 * Same thing for the 8101Eb and the 8101Ec:
1294 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1296 static const struct {
1302 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1303 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
1304 { 0x7c800000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1305 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
1308 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
1309 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
1310 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
1311 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
1312 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1313 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
1314 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
1315 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
1316 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
1319 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1320 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1321 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1322 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1325 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1326 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1327 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1328 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1329 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1330 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
1331 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
1332 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
1333 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
1334 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1335 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
1336 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1337 /* FIXME: where did these entries come from ? -- FR */
1338 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1339 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1342 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1343 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1344 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1345 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1346 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1347 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1350 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
1354 reg = RTL_R32(TxConfig);
1355 while ((reg & p->mask) != p->val)
1357 tp->mac_version = p->mac_version;
1360 static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1362 dprintk("mac_version = 0x%02x\n", tp->mac_version);
1370 static void rtl_phy_write(void __iomem *ioaddr, const struct phy_reg *regs, int len)
1373 mdio_write(ioaddr, regs->reg, regs->val);
1378 static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
1380 static const struct phy_reg phy_reg_init[] = {
1442 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1445 static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1447 static const struct phy_reg phy_reg_init[] = {
1453 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1456 static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
1457 void __iomem *ioaddr)
1459 struct pci_dev *pdev = tp->pci_dev;
1460 u16 vendor_id, device_id;
1462 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1463 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1465 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1468 mdio_write(ioaddr, 0x1f, 0x0001);
1469 mdio_write(ioaddr, 0x10, 0xf01b);
1470 mdio_write(ioaddr, 0x1f, 0x0000);
1473 static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
1474 void __iomem *ioaddr)
1476 static const struct phy_reg phy_reg_init[] = {
1516 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1518 rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
1521 static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
1523 static const struct phy_reg phy_reg_init[] = {
1571 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1574 static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1576 static const struct phy_reg phy_reg_init[] = {
1581 mdio_write(ioaddr, 0x1f, 0x0001);
1582 mdio_patch(ioaddr, 0x16, 1 << 0);
1584 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1587 static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1589 static const struct phy_reg phy_reg_init[] = {
1595 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1598 static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
1600 static const struct phy_reg phy_reg_init[] = {
1608 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1611 static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1613 static const struct phy_reg phy_reg_init[] = {
1619 mdio_write(ioaddr, 0x1f, 0x0000);
1620 mdio_patch(ioaddr, 0x14, 1 << 5);
1621 mdio_patch(ioaddr, 0x0d, 1 << 5);
1623 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1626 static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
1628 static const struct phy_reg phy_reg_init[] = {
1648 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1650 mdio_patch(ioaddr, 0x14, 1 << 5);
1651 mdio_patch(ioaddr, 0x0d, 1 << 5);
1652 mdio_write(ioaddr, 0x1f, 0x0000);
1655 static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
1657 static const struct phy_reg phy_reg_init[] = {
1675 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1677 mdio_patch(ioaddr, 0x16, 1 << 0);
1678 mdio_patch(ioaddr, 0x14, 1 << 5);
1679 mdio_patch(ioaddr, 0x0d, 1 << 5);
1680 mdio_write(ioaddr, 0x1f, 0x0000);
1683 static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1685 static const struct phy_reg phy_reg_init[] = {
1697 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1699 mdio_patch(ioaddr, 0x16, 1 << 0);
1700 mdio_patch(ioaddr, 0x14, 1 << 5);
1701 mdio_patch(ioaddr, 0x0d, 1 << 5);
1702 mdio_write(ioaddr, 0x1f, 0x0000);
1705 static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1707 rtl8168c_3_hw_phy_config(ioaddr);
1710 static void rtl8168d_1_hw_phy_config(void __iomem *ioaddr)
1712 static const struct phy_reg phy_reg_init_0[] = {
1731 static const struct phy_reg phy_reg_init_1[] = {
1738 static const struct phy_reg phy_reg_init_2[] = {
2094 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2096 mdio_write(ioaddr, 0x1f, 0x0002);
2097 mdio_plus_minus(ioaddr, 0x0b, 0x0010, 0x00ef);
2098 mdio_plus_minus(ioaddr, 0x0c, 0xa200, 0x5d00);
2100 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2102 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
2103 static const struct phy_reg phy_reg_init[] = {
2113 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2115 val = mdio_read(ioaddr, 0x0d);
2117 if ((val & 0x00ff) != 0x006c) {
2118 static const u32 set[] = {
2119 0x0065, 0x0066, 0x0067, 0x0068,
2120 0x0069, 0x006a, 0x006b, 0x006c
2124 mdio_write(ioaddr, 0x1f, 0x0002);
2127 for (i = 0; i < ARRAY_SIZE(set); i++)
2128 mdio_write(ioaddr, 0x0d, val | set[i]);
2131 static const struct phy_reg phy_reg_init[] = {
2139 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2142 mdio_write(ioaddr, 0x1f, 0x0002);
2143 mdio_patch(ioaddr, 0x0d, 0x0300);
2144 mdio_patch(ioaddr, 0x0f, 0x0010);
2146 mdio_write(ioaddr, 0x1f, 0x0002);
2147 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2148 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2150 rtl_phy_write(ioaddr, phy_reg_init_2, ARRAY_SIZE(phy_reg_init_2));
2153 static void rtl8168d_2_hw_phy_config(void __iomem *ioaddr)
2155 static const struct phy_reg phy_reg_init_0[] = {
2180 static const struct phy_reg phy_reg_init_1[] = {
2493 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2495 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
2496 static const struct phy_reg phy_reg_init[] = {
2507 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2509 val = mdio_read(ioaddr, 0x0d);
2510 if ((val & 0x00ff) != 0x006c) {
2512 0x0065, 0x0066, 0x0067, 0x0068,
2513 0x0069, 0x006a, 0x006b, 0x006c
2517 mdio_write(ioaddr, 0x1f, 0x0002);
2520 for (i = 0; i < ARRAY_SIZE(set); i++)
2521 mdio_write(ioaddr, 0x0d, val | set[i]);
2524 static const struct phy_reg phy_reg_init[] = {
2532 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2535 mdio_write(ioaddr, 0x1f, 0x0002);
2536 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2537 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2539 mdio_write(ioaddr, 0x1f, 0x0001);
2540 mdio_write(ioaddr, 0x17, 0x0cc0);
2542 mdio_write(ioaddr, 0x1f, 0x0002);
2543 mdio_patch(ioaddr, 0x0f, 0x0017);
2545 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2548 static void rtl8168d_3_hw_phy_config(void __iomem *ioaddr)
2550 static const struct phy_reg phy_reg_init[] = {
2606 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2609 static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
2611 static const struct phy_reg phy_reg_init[] = {
2618 mdio_write(ioaddr, 0x1f, 0x0000);
2619 mdio_patch(ioaddr, 0x11, 1 << 12);
2620 mdio_patch(ioaddr, 0x19, 1 << 13);
2621 mdio_patch(ioaddr, 0x10, 1 << 15);
2623 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2626 static void rtl_hw_phy_config(struct net_device *dev)
2628 struct rtl8169_private *tp = netdev_priv(dev);
2629 void __iomem *ioaddr = tp->mmio_addr;
2631 rtl8169_print_mac_version(tp);
2633 switch (tp->mac_version) {
2634 case RTL_GIGA_MAC_VER_01:
2636 case RTL_GIGA_MAC_VER_02:
2637 case RTL_GIGA_MAC_VER_03:
2638 rtl8169s_hw_phy_config(ioaddr);
2640 case RTL_GIGA_MAC_VER_04:
2641 rtl8169sb_hw_phy_config(ioaddr);
2643 case RTL_GIGA_MAC_VER_05:
2644 rtl8169scd_hw_phy_config(tp, ioaddr);
2646 case RTL_GIGA_MAC_VER_06:
2647 rtl8169sce_hw_phy_config(ioaddr);
2649 case RTL_GIGA_MAC_VER_07:
2650 case RTL_GIGA_MAC_VER_08:
2651 case RTL_GIGA_MAC_VER_09:
2652 rtl8102e_hw_phy_config(ioaddr);
2654 case RTL_GIGA_MAC_VER_11:
2655 rtl8168bb_hw_phy_config(ioaddr);
2657 case RTL_GIGA_MAC_VER_12:
2658 rtl8168bef_hw_phy_config(ioaddr);
2660 case RTL_GIGA_MAC_VER_17:
2661 rtl8168bef_hw_phy_config(ioaddr);
2663 case RTL_GIGA_MAC_VER_18:
2664 rtl8168cp_1_hw_phy_config(ioaddr);
2666 case RTL_GIGA_MAC_VER_19:
2667 rtl8168c_1_hw_phy_config(ioaddr);
2669 case RTL_GIGA_MAC_VER_20:
2670 rtl8168c_2_hw_phy_config(ioaddr);
2672 case RTL_GIGA_MAC_VER_21:
2673 rtl8168c_3_hw_phy_config(ioaddr);
2675 case RTL_GIGA_MAC_VER_22:
2676 rtl8168c_4_hw_phy_config(ioaddr);
2678 case RTL_GIGA_MAC_VER_23:
2679 case RTL_GIGA_MAC_VER_24:
2680 rtl8168cp_2_hw_phy_config(ioaddr);
2682 case RTL_GIGA_MAC_VER_25:
2683 rtl8168d_1_hw_phy_config(ioaddr);
2685 case RTL_GIGA_MAC_VER_26:
2686 rtl8168d_2_hw_phy_config(ioaddr);
2688 case RTL_GIGA_MAC_VER_27:
2689 rtl8168d_3_hw_phy_config(ioaddr);
2697 static void rtl8169_phy_timer(unsigned long __opaque)
2699 struct net_device *dev = (struct net_device *)__opaque;
2700 struct rtl8169_private *tp = netdev_priv(dev);
2701 struct timer_list *timer = &tp->timer;
2702 void __iomem *ioaddr = tp->mmio_addr;
2703 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2705 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
2707 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
2710 spin_lock_irq(&tp->lock);
2712 if (tp->phy_reset_pending(ioaddr)) {
2714 * A busy loop could burn quite a few cycles on nowadays CPU.
2715 * Let's delay the execution of the timer for a few ticks.
2721 if (tp->link_ok(ioaddr))
2724 netif_warn(tp, link, dev, "PHY reset until link up\n");
2726 tp->phy_reset_enable(ioaddr);
2729 mod_timer(timer, jiffies + timeout);
2731 spin_unlock_irq(&tp->lock);
2734 static inline void rtl8169_delete_timer(struct net_device *dev)
2736 struct rtl8169_private *tp = netdev_priv(dev);
2737 struct timer_list *timer = &tp->timer;
2739 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
2742 del_timer_sync(timer);
2745 static inline void rtl8169_request_timer(struct net_device *dev)
2747 struct rtl8169_private *tp = netdev_priv(dev);
2748 struct timer_list *timer = &tp->timer;
2750 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
2753 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
2756 #ifdef CONFIG_NET_POLL_CONTROLLER
2758 * Polling 'interrupt' - used by things like netconsole to send skbs
2759 * without having to re-enable interrupts. It's not called while
2760 * the interrupt routine is executing.
2762 static void rtl8169_netpoll(struct net_device *dev)
2764 struct rtl8169_private *tp = netdev_priv(dev);
2765 struct pci_dev *pdev = tp->pci_dev;
2767 disable_irq(pdev->irq);
2768 rtl8169_interrupt(pdev->irq, dev);
2769 enable_irq(pdev->irq);
2773 static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2774 void __iomem *ioaddr)
2777 pci_release_regions(pdev);
2778 pci_clear_mwi(pdev);
2779 pci_disable_device(pdev);
2783 static void rtl8169_phy_reset(struct net_device *dev,
2784 struct rtl8169_private *tp)
2786 void __iomem *ioaddr = tp->mmio_addr;
2789 tp->phy_reset_enable(ioaddr);
2790 for (i = 0; i < 100; i++) {
2791 if (!tp->phy_reset_pending(ioaddr))
2795 netif_err(tp, link, dev, "PHY reset failed\n");
2798 static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
2800 void __iomem *ioaddr = tp->mmio_addr;
2802 rtl_hw_phy_config(dev);
2804 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2805 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2809 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2811 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2812 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
2814 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
2815 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2817 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
2818 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
2821 rtl8169_phy_reset(dev, tp);
2824 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
2825 * only 8101. Don't panic.
2827 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
2829 if (RTL_R8(PHYstatus) & TBI_Enable)
2830 netif_info(tp, link, dev, "TBI auto-negotiating\n");
2833 static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2835 void __iomem *ioaddr = tp->mmio_addr;
2839 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2840 high = addr[4] | (addr[5] << 8);
2842 spin_lock_irq(&tp->lock);
2844 RTL_W8(Cfg9346, Cfg9346_Unlock);
2846 RTL_W32(MAC4, high);
2852 RTL_W8(Cfg9346, Cfg9346_Lock);
2854 spin_unlock_irq(&tp->lock);
2857 static int rtl_set_mac_address(struct net_device *dev, void *p)
2859 struct rtl8169_private *tp = netdev_priv(dev);
2860 struct sockaddr *addr = p;
2862 if (!is_valid_ether_addr(addr->sa_data))
2863 return -EADDRNOTAVAIL;
2865 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2867 rtl_rar_set(tp, dev->dev_addr);
2872 static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2874 struct rtl8169_private *tp = netdev_priv(dev);
2875 struct mii_ioctl_data *data = if_mii(ifr);
2877 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2880 static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2884 data->phy_id = 32; /* Internal PHY */
2888 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
2892 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
2898 static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2903 static const struct rtl_cfg_info {
2904 void (*hw_start)(struct net_device *);
2905 unsigned int region;
2911 } rtl_cfg_infos [] = {
2913 .hw_start = rtl_hw_start_8169,
2916 .intr_event = SYSErr | LinkChg | RxOverflow |
2917 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
2918 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
2919 .features = RTL_FEATURE_GMII,
2920 .default_ver = RTL_GIGA_MAC_VER_01,
2923 .hw_start = rtl_hw_start_8168,
2926 .intr_event = SYSErr | LinkChg | RxOverflow |
2927 TxErr | TxOK | RxOK | RxErr,
2928 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
2929 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2930 .default_ver = RTL_GIGA_MAC_VER_11,
2933 .hw_start = rtl_hw_start_8101,
2936 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2937 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
2938 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
2939 .features = RTL_FEATURE_MSI,
2940 .default_ver = RTL_GIGA_MAC_VER_13,
2944 /* Cfg9346_Unlock assumed. */
2945 static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2946 const struct rtl_cfg_info *cfg)
2951 cfg2 = RTL_R8(Config2) & ~MSIEnable;
2952 if (cfg->features & RTL_FEATURE_MSI) {
2953 if (pci_enable_msi(pdev)) {
2954 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2957 msi = RTL_FEATURE_MSI;
2960 RTL_W8(Config2, cfg2);
2964 static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2966 if (tp->features & RTL_FEATURE_MSI) {
2967 pci_disable_msi(pdev);
2968 tp->features &= ~RTL_FEATURE_MSI;
2972 static const struct net_device_ops rtl8169_netdev_ops = {
2973 .ndo_open = rtl8169_open,
2974 .ndo_stop = rtl8169_close,
2975 .ndo_get_stats = rtl8169_get_stats,
2976 .ndo_start_xmit = rtl8169_start_xmit,
2977 .ndo_tx_timeout = rtl8169_tx_timeout,
2978 .ndo_validate_addr = eth_validate_addr,
2979 .ndo_change_mtu = rtl8169_change_mtu,
2980 .ndo_set_mac_address = rtl_set_mac_address,
2981 .ndo_do_ioctl = rtl8169_ioctl,
2982 .ndo_set_multicast_list = rtl_set_rx_mode,
2983 #ifdef CONFIG_R8169_VLAN
2984 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2986 #ifdef CONFIG_NET_POLL_CONTROLLER
2987 .ndo_poll_controller = rtl8169_netpoll,
2992 static int __devinit
2993 rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2995 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2996 const unsigned int region = cfg->region;
2997 struct rtl8169_private *tp;
2998 struct mii_if_info *mii;
2999 struct net_device *dev;
3000 void __iomem *ioaddr;
3004 if (netif_msg_drv(&debug)) {
3005 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
3006 MODULENAME, RTL8169_VERSION);
3009 dev = alloc_etherdev(sizeof (*tp));
3011 if (netif_msg_drv(&debug))
3012 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
3017 SET_NETDEV_DEV(dev, &pdev->dev);
3018 dev->netdev_ops = &rtl8169_netdev_ops;
3019 tp = netdev_priv(dev);
3022 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
3026 mii->mdio_read = rtl_mdio_read;
3027 mii->mdio_write = rtl_mdio_write;
3028 mii->phy_id_mask = 0x1f;
3029 mii->reg_num_mask = 0x1f;
3030 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
3032 /* enable device (incl. PCI PM wakeup and hotplug setup) */
3033 rc = pci_enable_device(pdev);
3035 netif_err(tp, probe, dev, "enable failure\n");
3036 goto err_out_free_dev_1;
3039 if (pci_set_mwi(pdev) < 0)
3040 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
3042 /* make sure PCI base addr 1 is MMIO */
3043 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
3044 netif_err(tp, probe, dev,
3045 "region #%d not an MMIO resource, aborting\n",
3051 /* check for weird/broken PCI region reporting */
3052 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
3053 netif_err(tp, probe, dev,
3054 "Invalid PCI region size(s), aborting\n");
3059 rc = pci_request_regions(pdev, MODULENAME);
3061 netif_err(tp, probe, dev, "could not request regions\n");
3065 tp->cp_cmd = PCIMulRW | RxChkSum;
3067 if ((sizeof(dma_addr_t) > 4) &&
3068 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
3069 tp->cp_cmd |= PCIDAC;
3070 dev->features |= NETIF_F_HIGHDMA;
3072 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3074 netif_err(tp, probe, dev, "DMA configuration failed\n");
3075 goto err_out_free_res_3;
3079 /* ioremap MMIO region */
3080 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
3082 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
3084 goto err_out_free_res_3;
3087 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3089 netif_info(tp, probe, dev, "no PCI Express capability\n");
3091 RTL_W16(IntrMask, 0x0000);
3093 /* Soft reset the chip. */
3094 RTL_W8(ChipCmd, CmdReset);
3096 /* Check that the chip has finished the reset. */
3097 for (i = 0; i < 100; i++) {
3098 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3100 msleep_interruptible(1);
3103 RTL_W16(IntrStatus, 0xffff);
3105 pci_set_master(pdev);
3107 /* Identify chip attached to board */
3108 rtl8169_get_mac_version(tp, ioaddr);
3110 /* Use appropriate default if unknown */
3111 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
3112 netif_notice(tp, probe, dev,
3113 "unknown MAC, using family default\n");
3114 tp->mac_version = cfg->default_ver;
3117 rtl8169_print_mac_version(tp);
3119 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
3120 if (tp->mac_version == rtl_chip_info[i].mac_version)
3123 if (i == ARRAY_SIZE(rtl_chip_info)) {
3125 "driver bug, MAC version not found in rtl_chip_info\n");
3130 RTL_W8(Cfg9346, Cfg9346_Unlock);
3131 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
3132 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
3133 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3134 tp->features |= RTL_FEATURE_WOL;
3135 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3136 tp->features |= RTL_FEATURE_WOL;
3137 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
3138 RTL_W8(Cfg9346, Cfg9346_Lock);
3140 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3141 (RTL_R8(PHYstatus) & TBI_Enable)) {
3142 tp->set_speed = rtl8169_set_speed_tbi;
3143 tp->get_settings = rtl8169_gset_tbi;
3144 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3145 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3146 tp->link_ok = rtl8169_tbi_link_ok;
3147 tp->do_ioctl = rtl_tbi_ioctl;
3149 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
3151 tp->set_speed = rtl8169_set_speed_xmii;
3152 tp->get_settings = rtl8169_gset_xmii;
3153 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3154 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3155 tp->link_ok = rtl8169_xmii_link_ok;
3156 tp->do_ioctl = rtl_xmii_ioctl;
3159 spin_lock_init(&tp->lock);
3161 tp->mmio_addr = ioaddr;
3163 /* Get MAC address */
3164 for (i = 0; i < MAC_ADDR_LEN; i++)
3165 dev->dev_addr[i] = RTL_R8(MAC0 + i);
3166 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3168 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
3169 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3170 dev->irq = pdev->irq;
3171 dev->base_addr = (unsigned long) ioaddr;
3173 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
3175 #ifdef CONFIG_R8169_VLAN
3176 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3179 tp->intr_mask = 0xffff;
3180 tp->align = cfg->align;
3181 tp->hw_start = cfg->hw_start;
3182 tp->intr_event = cfg->intr_event;
3183 tp->napi_event = cfg->napi_event;
3185 init_timer(&tp->timer);
3186 tp->timer.data = (unsigned long) dev;
3187 tp->timer.function = rtl8169_phy_timer;
3189 rc = register_netdev(dev);
3193 pci_set_drvdata(pdev, dev);
3195 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
3196 rtl_chip_info[tp->chipset].name,
3197 dev->base_addr, dev->dev_addr,
3198 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
3200 rtl8169_init_phy(dev, tp);
3203 * Pretend we are using VLANs; This bypasses a nasty bug where
3204 * Interrupts stop flowing on high load on 8110SCd controllers.
3206 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3207 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
3209 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
3211 if (pci_dev_run_wake(pdev)) {
3212 pm_runtime_set_active(&pdev->dev);
3213 pm_runtime_enable(&pdev->dev);
3215 pm_runtime_idle(&pdev->dev);
3221 rtl_disable_msi(pdev, tp);
3224 pci_release_regions(pdev);
3226 pci_clear_mwi(pdev);
3227 pci_disable_device(pdev);
3233 static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
3235 struct net_device *dev = pci_get_drvdata(pdev);
3236 struct rtl8169_private *tp = netdev_priv(dev);
3238 pm_runtime_get_sync(&pdev->dev);
3240 flush_scheduled_work();
3242 unregister_netdev(dev);
3244 if (pci_dev_run_wake(pdev)) {
3245 pm_runtime_disable(&pdev->dev);
3246 pm_runtime_set_suspended(&pdev->dev);
3248 pm_runtime_put_noidle(&pdev->dev);
3250 /* restore original MAC address */
3251 rtl_rar_set(tp, dev->perm_addr);
3253 rtl_disable_msi(pdev, tp);
3254 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3255 pci_set_drvdata(pdev, NULL);
3258 static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
3261 unsigned int max_frame = mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
3263 if (max_frame != 16383)
3264 printk(KERN_WARNING PFX "WARNING! Changing of MTU on this "
3265 "NIC may lead to frame reception errors!\n");
3267 tp->rx_buf_sz = (max_frame > RX_BUF_SIZE) ? max_frame : RX_BUF_SIZE;
3270 static int rtl8169_open(struct net_device *dev)
3272 struct rtl8169_private *tp = netdev_priv(dev);
3273 struct pci_dev *pdev = tp->pci_dev;
3274 int retval = -ENOMEM;
3276 pm_runtime_get_sync(&pdev->dev);
3279 * Note that we use a magic value here, its wierd I know
3280 * its done because, some subset of rtl8169 hardware suffers from
3281 * a problem in which frames received that are longer than
3282 * the size set in RxMaxSize register return garbage sizes
3283 * when received. To avoid this we need to turn off filtering,
3284 * which is done by setting a value of 16383 in the RxMaxSize register
3285 * and allocating 16k frames to handle the largest possible rx value
3286 * thats what the magic math below does.
3288 rtl8169_set_rxbufsize(tp, 16383 - VLAN_ETH_HLEN - ETH_FCS_LEN);
3291 * Rx and Tx desscriptors needs 256 bytes alignment.
3292 * pci_alloc_consistent provides more.
3294 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
3296 if (!tp->TxDescArray)
3297 goto err_pm_runtime_put;
3299 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
3301 if (!tp->RxDescArray)
3304 retval = rtl8169_init_ring(dev);
3308 INIT_DELAYED_WORK(&tp->task, NULL);
3312 retval = request_irq(dev->irq, rtl8169_interrupt,
3313 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
3316 goto err_release_ring_2;
3318 napi_enable(&tp->napi);
3322 rtl8169_request_timer(dev);
3324 tp->saved_wolopts = 0;
3325 pm_runtime_put_noidle(&pdev->dev);
3327 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
3332 rtl8169_rx_clear(tp);
3334 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3336 tp->RxDescArray = NULL;
3338 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3340 tp->TxDescArray = NULL;
3342 pm_runtime_put_noidle(&pdev->dev);
3346 static void rtl8169_hw_reset(void __iomem *ioaddr)
3348 /* Disable interrupts */
3349 rtl8169_irq_mask_and_ack(ioaddr);
3351 /* Reset the chipset */
3352 RTL_W8(ChipCmd, CmdReset);
3358 static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
3360 void __iomem *ioaddr = tp->mmio_addr;
3361 u32 cfg = rtl8169_rx_config;
3363 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3364 RTL_W32(RxConfig, cfg);
3366 /* Set DMA burst size and Interframe Gap Time */
3367 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3368 (InterFrameGap << TxInterFrameGapShift));
3371 static void rtl_hw_start(struct net_device *dev)
3373 struct rtl8169_private *tp = netdev_priv(dev);
3374 void __iomem *ioaddr = tp->mmio_addr;
3377 /* Soft reset the chip. */
3378 RTL_W8(ChipCmd, CmdReset);
3380 /* Check that the chip has finished the reset. */
3381 for (i = 0; i < 100; i++) {
3382 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3384 msleep_interruptible(1);
3389 netif_start_queue(dev);
3393 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3394 void __iomem *ioaddr)
3397 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3398 * register to be written before TxDescAddrLow to work.
3399 * Switching from MMIO to I/O access fixes the issue as well.
3401 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
3402 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
3403 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
3404 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
3407 static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3411 cmd = RTL_R16(CPlusCmd);
3412 RTL_W16(CPlusCmd, cmd);
3416 static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
3418 /* Low hurts. Let's disable the filtering. */
3419 RTL_W16(RxMaxSize, rx_buf_sz + 1);
3422 static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3424 static const struct {
3429 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3430 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3431 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3432 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3437 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
3438 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
3439 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3440 RTL_W32(0x7c, p->val);
3446 static void rtl_hw_start_8169(struct net_device *dev)
3448 struct rtl8169_private *tp = netdev_priv(dev);
3449 void __iomem *ioaddr = tp->mmio_addr;
3450 struct pci_dev *pdev = tp->pci_dev;
3452 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3453 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3454 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3457 RTL_W8(Cfg9346, Cfg9346_Unlock);
3458 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3459 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3460 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3461 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3462 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3464 RTL_W8(EarlyTxThres, EarlyTxThld);
3466 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
3468 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3469 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3470 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3471 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3472 rtl_set_rx_tx_config_registers(tp);
3474 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3476 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3477 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
3478 dprintk("Set MAC Reg C+CR Offset 0xE0. "
3479 "Bit-3 and bit-14 MUST be 1\n");
3480 tp->cp_cmd |= (1 << 14);
3483 RTL_W16(CPlusCmd, tp->cp_cmd);
3485 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3488 * Undocumented corner. Supposedly:
3489 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3491 RTL_W16(IntrMitigate, 0x0000);
3493 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3495 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
3496 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
3497 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
3498 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
3499 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3500 rtl_set_rx_tx_config_registers(tp);
3503 RTL_W8(Cfg9346, Cfg9346_Lock);
3505 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3508 RTL_W32(RxMissed, 0);
3510 rtl_set_rx_mode(dev);
3512 /* no early-rx interrupts */
3513 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
3515 /* Enable all known interrupts by setting the interrupt mask. */
3516 RTL_W16(IntrMask, tp->intr_event);
3519 static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
3521 struct net_device *dev = pci_get_drvdata(pdev);
3522 struct rtl8169_private *tp = netdev_priv(dev);
3523 int cap = tp->pcie_cap;
3528 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3529 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3530 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3534 static void rtl_csi_access_enable(void __iomem *ioaddr)
3538 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
3539 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
3543 unsigned int offset;
3548 static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
3553 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3554 rtl_ephy_write(ioaddr, e->offset, w);
3559 static void rtl_disable_clock_request(struct pci_dev *pdev)
3561 struct net_device *dev = pci_get_drvdata(pdev);
3562 struct rtl8169_private *tp = netdev_priv(dev);
3563 int cap = tp->pcie_cap;
3568 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3569 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3570 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3574 #define R8168_CPCMD_QUIRK_MASK (\
3585 static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3587 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3589 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3591 rtl_tx_performance_tweak(pdev,
3592 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
3595 static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3597 rtl_hw_start_8168bb(ioaddr, pdev);
3599 RTL_W8(EarlyTxThres, EarlyTxThld);
3601 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
3604 static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3606 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3608 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3610 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3612 rtl_disable_clock_request(pdev);
3614 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3617 static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
3619 static const struct ephy_info e_info_8168cp[] = {
3620 { 0x01, 0, 0x0001 },
3621 { 0x02, 0x0800, 0x1000 },
3622 { 0x03, 0, 0x0042 },
3623 { 0x06, 0x0080, 0x0000 },
3627 rtl_csi_access_enable(ioaddr);
3629 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3631 __rtl_hw_start_8168cp(ioaddr, pdev);
3634 static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3636 rtl_csi_access_enable(ioaddr);
3638 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3640 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3642 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3645 static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3647 rtl_csi_access_enable(ioaddr);
3649 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3652 RTL_W8(DBG_REG, 0x20);
3654 RTL_W8(EarlyTxThres, EarlyTxThld);
3656 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3658 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3661 static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3663 static const struct ephy_info e_info_8168c_1[] = {
3664 { 0x02, 0x0800, 0x1000 },
3665 { 0x03, 0, 0x0002 },
3666 { 0x06, 0x0080, 0x0000 }
3669 rtl_csi_access_enable(ioaddr);
3671 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3673 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3675 __rtl_hw_start_8168cp(ioaddr, pdev);
3678 static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3680 static const struct ephy_info e_info_8168c_2[] = {
3681 { 0x01, 0, 0x0001 },
3682 { 0x03, 0x0400, 0x0220 }
3685 rtl_csi_access_enable(ioaddr);
3687 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3689 __rtl_hw_start_8168cp(ioaddr, pdev);
3692 static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3694 rtl_hw_start_8168c_2(ioaddr, pdev);
3697 static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3699 rtl_csi_access_enable(ioaddr);
3701 __rtl_hw_start_8168cp(ioaddr, pdev);
3704 static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
3706 rtl_csi_access_enable(ioaddr);
3708 rtl_disable_clock_request(pdev);
3710 RTL_W8(EarlyTxThres, EarlyTxThld);
3712 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3714 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3717 static void rtl_hw_start_8168(struct net_device *dev)
3719 struct rtl8169_private *tp = netdev_priv(dev);
3720 void __iomem *ioaddr = tp->mmio_addr;
3721 struct pci_dev *pdev = tp->pci_dev;
3723 RTL_W8(Cfg9346, Cfg9346_Unlock);
3725 RTL_W8(EarlyTxThres, EarlyTxThld);
3727 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
3729 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
3731 RTL_W16(CPlusCmd, tp->cp_cmd);
3733 RTL_W16(IntrMitigate, 0x5151);
3735 /* Work around for RxFIFO overflow. */
3736 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
3737 tp->intr_event |= RxFIFOOver | PCSTimeout;
3738 tp->intr_event &= ~RxOverflow;
3741 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3743 rtl_set_rx_mode(dev);
3745 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3746 (InterFrameGap << TxInterFrameGapShift));
3750 switch (tp->mac_version) {
3751 case RTL_GIGA_MAC_VER_11:
3752 rtl_hw_start_8168bb(ioaddr, pdev);
3755 case RTL_GIGA_MAC_VER_12:
3756 case RTL_GIGA_MAC_VER_17:
3757 rtl_hw_start_8168bef(ioaddr, pdev);
3760 case RTL_GIGA_MAC_VER_18:
3761 rtl_hw_start_8168cp_1(ioaddr, pdev);
3764 case RTL_GIGA_MAC_VER_19:
3765 rtl_hw_start_8168c_1(ioaddr, pdev);
3768 case RTL_GIGA_MAC_VER_20:
3769 rtl_hw_start_8168c_2(ioaddr, pdev);
3772 case RTL_GIGA_MAC_VER_21:
3773 rtl_hw_start_8168c_3(ioaddr, pdev);
3776 case RTL_GIGA_MAC_VER_22:
3777 rtl_hw_start_8168c_4(ioaddr, pdev);
3780 case RTL_GIGA_MAC_VER_23:
3781 rtl_hw_start_8168cp_2(ioaddr, pdev);
3784 case RTL_GIGA_MAC_VER_24:
3785 rtl_hw_start_8168cp_3(ioaddr, pdev);
3788 case RTL_GIGA_MAC_VER_25:
3789 case RTL_GIGA_MAC_VER_26:
3790 case RTL_GIGA_MAC_VER_27:
3791 rtl_hw_start_8168d(ioaddr, pdev);
3795 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
3796 dev->name, tp->mac_version);
3800 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3802 RTL_W8(Cfg9346, Cfg9346_Lock);
3804 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
3806 RTL_W16(IntrMask, tp->intr_event);
3809 #define R810X_CPCMD_QUIRK_MASK (\
3821 static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
3823 static const struct ephy_info e_info_8102e_1[] = {
3824 { 0x01, 0, 0x6e65 },
3825 { 0x02, 0, 0x091f },
3826 { 0x03, 0, 0xc2f9 },
3827 { 0x06, 0, 0xafb5 },
3828 { 0x07, 0, 0x0e00 },
3829 { 0x19, 0, 0xec80 },
3830 { 0x01, 0, 0x2e65 },
3835 rtl_csi_access_enable(ioaddr);
3837 RTL_W8(DBG_REG, FIX_NAK_1);
3839 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3842 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3843 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3845 cfg1 = RTL_R8(Config1);
3846 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3847 RTL_W8(Config1, cfg1 & ~LEDS0);
3849 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3851 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
3854 static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
3856 rtl_csi_access_enable(ioaddr);
3858 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3860 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
3861 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3863 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3866 static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
3868 rtl_hw_start_8102e_2(ioaddr, pdev);
3870 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
3873 static void rtl_hw_start_8101(struct net_device *dev)
3875 struct rtl8169_private *tp = netdev_priv(dev);
3876 void __iomem *ioaddr = tp->mmio_addr;
3877 struct pci_dev *pdev = tp->pci_dev;
3879 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3880 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
3881 int cap = tp->pcie_cap;
3884 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
3885 PCI_EXP_DEVCTL_NOSNOOP_EN);
3889 switch (tp->mac_version) {
3890 case RTL_GIGA_MAC_VER_07:
3891 rtl_hw_start_8102e_1(ioaddr, pdev);
3894 case RTL_GIGA_MAC_VER_08:
3895 rtl_hw_start_8102e_3(ioaddr, pdev);
3898 case RTL_GIGA_MAC_VER_09:
3899 rtl_hw_start_8102e_2(ioaddr, pdev);
3903 RTL_W8(Cfg9346, Cfg9346_Unlock);
3905 RTL_W8(EarlyTxThres, EarlyTxThld);
3907 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
3909 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3911 RTL_W16(CPlusCmd, tp->cp_cmd);
3913 RTL_W16(IntrMitigate, 0x0000);
3915 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3917 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3918 rtl_set_rx_tx_config_registers(tp);
3920 RTL_W8(Cfg9346, Cfg9346_Lock);
3924 rtl_set_rx_mode(dev);
3926 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3928 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
3930 RTL_W16(IntrMask, tp->intr_event);
3933 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3935 struct rtl8169_private *tp = netdev_priv(dev);
3938 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3943 if (!netif_running(dev))
3948 rtl8169_set_rxbufsize(tp, dev->mtu);
3950 ret = rtl8169_init_ring(dev);
3954 napi_enable(&tp->napi);
3958 rtl8169_request_timer(dev);
3964 static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3966 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
3967 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3970 static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
3971 struct sk_buff **sk_buff, struct RxDesc *desc)
3973 struct pci_dev *pdev = tp->pci_dev;
3975 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
3976 PCI_DMA_FROMDEVICE);
3977 dev_kfree_skb(*sk_buff);
3979 rtl8169_make_unusable_by_asic(desc);
3982 static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3984 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3986 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3989 static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3992 desc->addr = cpu_to_le64(mapping);
3994 rtl8169_mark_to_asic(desc, rx_buf_sz);
3997 static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
3998 struct net_device *dev,
3999 struct RxDesc *desc, int rx_buf_sz,
4002 struct sk_buff *skb;
4006 pad = align ? align : NET_IP_ALIGN;
4008 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
4012 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
4014 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
4015 PCI_DMA_FROMDEVICE);
4017 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
4022 rtl8169_make_unusable_by_asic(desc);
4026 static void rtl8169_rx_clear(struct rtl8169_private *tp)
4030 for (i = 0; i < NUM_RX_DESC; i++) {
4031 if (tp->Rx_skbuff[i]) {
4032 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
4033 tp->RxDescArray + i);
4038 static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
4043 for (cur = start; end - cur != 0; cur++) {
4044 struct sk_buff *skb;
4045 unsigned int i = cur % NUM_RX_DESC;
4047 WARN_ON((s32)(end - cur) < 0);
4049 if (tp->Rx_skbuff[i])
4052 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
4053 tp->RxDescArray + i,
4054 tp->rx_buf_sz, tp->align);
4058 tp->Rx_skbuff[i] = skb;
4063 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
4065 desc->opts1 |= cpu_to_le32(RingEnd);
4068 static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4070 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
4073 static int rtl8169_init_ring(struct net_device *dev)
4075 struct rtl8169_private *tp = netdev_priv(dev);
4077 rtl8169_init_ring_indexes(tp);
4079 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
4080 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
4082 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
4085 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
4090 rtl8169_rx_clear(tp);
4094 static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
4095 struct TxDesc *desc)
4097 unsigned int len = tx_skb->len;
4099 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
4106 static void rtl8169_tx_clear(struct rtl8169_private *tp)
4110 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
4111 unsigned int entry = i % NUM_TX_DESC;
4112 struct ring_info *tx_skb = tp->tx_skb + entry;
4113 unsigned int len = tx_skb->len;
4116 struct sk_buff *skb = tx_skb->skb;
4118 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
4119 tp->TxDescArray + entry);
4124 tp->dev->stats.tx_dropped++;
4127 tp->cur_tx = tp->dirty_tx = 0;
4130 static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
4132 struct rtl8169_private *tp = netdev_priv(dev);
4134 PREPARE_DELAYED_WORK(&tp->task, task);
4135 schedule_delayed_work(&tp->task, 4);
4138 static void rtl8169_wait_for_quiescence(struct net_device *dev)
4140 struct rtl8169_private *tp = netdev_priv(dev);
4141 void __iomem *ioaddr = tp->mmio_addr;
4143 synchronize_irq(dev->irq);
4145 /* Wait for any pending NAPI task to complete */
4146 napi_disable(&tp->napi);
4148 rtl8169_irq_mask_and_ack(ioaddr);
4150 tp->intr_mask = 0xffff;
4151 RTL_W16(IntrMask, tp->intr_event);
4152 napi_enable(&tp->napi);
4155 static void rtl8169_reinit_task(struct work_struct *work)
4157 struct rtl8169_private *tp =
4158 container_of(work, struct rtl8169_private, task.work);
4159 struct net_device *dev = tp->dev;
4164 if (!netif_running(dev))
4167 rtl8169_wait_for_quiescence(dev);
4170 ret = rtl8169_open(dev);
4171 if (unlikely(ret < 0)) {
4172 if (net_ratelimit())
4173 netif_err(tp, drv, dev,
4174 "reinit failure (status = %d). Rescheduling\n",
4176 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4183 static void rtl8169_reset_task(struct work_struct *work)
4185 struct rtl8169_private *tp =
4186 container_of(work, struct rtl8169_private, task.work);
4187 struct net_device *dev = tp->dev;
4191 if (!netif_running(dev))
4194 rtl8169_wait_for_quiescence(dev);
4196 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
4197 rtl8169_tx_clear(tp);
4199 if (tp->dirty_rx == tp->cur_rx) {
4200 rtl8169_init_ring_indexes(tp);
4202 netif_wake_queue(dev);
4203 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
4205 if (net_ratelimit())
4206 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
4207 rtl8169_schedule_work(dev, rtl8169_reset_task);
4214 static void rtl8169_tx_timeout(struct net_device *dev)
4216 struct rtl8169_private *tp = netdev_priv(dev);
4218 rtl8169_hw_reset(tp->mmio_addr);
4220 /* Let's wait a bit while any (async) irq lands on */
4221 rtl8169_schedule_work(dev, rtl8169_reset_task);
4224 static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4227 struct skb_shared_info *info = skb_shinfo(skb);
4228 unsigned int cur_frag, entry;
4229 struct TxDesc * uninitialized_var(txd);
4232 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4233 skb_frag_t *frag = info->frags + cur_frag;
4238 entry = (entry + 1) % NUM_TX_DESC;
4240 txd = tp->TxDescArray + entry;
4242 addr = ((void *) page_address(frag->page)) + frag->page_offset;
4243 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
4245 /* anti gcc 2.95.3 bugware (sic) */
4246 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4248 txd->opts1 = cpu_to_le32(status);
4249 txd->addr = cpu_to_le64(mapping);
4251 tp->tx_skb[entry].len = len;
4255 tp->tx_skb[entry].skb = skb;
4256 txd->opts1 |= cpu_to_le32(LastFrag);
4262 static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
4264 if (dev->features & NETIF_F_TSO) {
4265 u32 mss = skb_shinfo(skb)->gso_size;
4268 return LargeSend | ((mss & MSSMask) << MSSShift);
4270 if (skb->ip_summed == CHECKSUM_PARTIAL) {
4271 const struct iphdr *ip = ip_hdr(skb);
4273 if (ip->protocol == IPPROTO_TCP)
4274 return IPCS | TCPCS;
4275 else if (ip->protocol == IPPROTO_UDP)
4276 return IPCS | UDPCS;
4277 WARN_ON(1); /* we need a WARN() */
4282 static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4283 struct net_device *dev)
4285 struct rtl8169_private *tp = netdev_priv(dev);
4286 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
4287 struct TxDesc *txd = tp->TxDescArray + entry;
4288 void __iomem *ioaddr = tp->mmio_addr;
4293 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
4294 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
4298 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
4301 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
4303 frags = rtl8169_xmit_frags(tp, skb, opts1);
4305 len = skb_headlen(skb);
4309 opts1 |= FirstFrag | LastFrag;
4310 tp->tx_skb[entry].skb = skb;
4313 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
4315 tp->tx_skb[entry].len = len;
4316 txd->addr = cpu_to_le64(mapping);
4317 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4321 /* anti gcc 2.95.3 bugware (sic) */
4322 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4323 txd->opts1 = cpu_to_le32(status);
4325 tp->cur_tx += frags + 1;
4329 RTL_W8(TxPoll, NPQ); /* set polling bit */
4331 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4332 netif_stop_queue(dev);
4334 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4335 netif_wake_queue(dev);
4338 return NETDEV_TX_OK;
4341 netif_stop_queue(dev);
4342 dev->stats.tx_dropped++;
4343 return NETDEV_TX_BUSY;
4346 static void rtl8169_pcierr_interrupt(struct net_device *dev)
4348 struct rtl8169_private *tp = netdev_priv(dev);
4349 struct pci_dev *pdev = tp->pci_dev;
4350 void __iomem *ioaddr = tp->mmio_addr;
4351 u16 pci_status, pci_cmd;
4353 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4354 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4356 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4357 pci_cmd, pci_status);
4360 * The recovery sequence below admits a very elaborated explanation:
4361 * - it seems to work;
4362 * - I did not see what else could be done;
4363 * - it makes iop3xx happy.
4365 * Feel free to adjust to your needs.
4367 if (pdev->broken_parity_status)
4368 pci_cmd &= ~PCI_COMMAND_PARITY;
4370 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4372 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
4374 pci_write_config_word(pdev, PCI_STATUS,
4375 pci_status & (PCI_STATUS_DETECTED_PARITY |
4376 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4377 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4379 /* The infamous DAC f*ckup only happens at boot time */
4380 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
4381 netif_info(tp, intr, dev, "disabling PCI DAC\n");
4382 tp->cp_cmd &= ~PCIDAC;
4383 RTL_W16(CPlusCmd, tp->cp_cmd);
4384 dev->features &= ~NETIF_F_HIGHDMA;
4387 rtl8169_hw_reset(ioaddr);
4389 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4392 static void rtl8169_tx_interrupt(struct net_device *dev,
4393 struct rtl8169_private *tp,
4394 void __iomem *ioaddr)
4396 unsigned int dirty_tx, tx_left;
4398 dirty_tx = tp->dirty_tx;
4400 tx_left = tp->cur_tx - dirty_tx;
4402 while (tx_left > 0) {
4403 unsigned int entry = dirty_tx % NUM_TX_DESC;
4404 struct ring_info *tx_skb = tp->tx_skb + entry;
4405 u32 len = tx_skb->len;
4409 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4410 if (status & DescOwn)
4413 dev->stats.tx_bytes += len;
4414 dev->stats.tx_packets++;
4416 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
4418 if (status & LastFrag) {
4419 dev_kfree_skb(tx_skb->skb);
4426 if (tp->dirty_tx != dirty_tx) {
4427 tp->dirty_tx = dirty_tx;
4429 if (netif_queue_stopped(dev) &&
4430 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4431 netif_wake_queue(dev);
4434 * 8168 hack: TxPoll requests are lost when the Tx packets are
4435 * too close. Let's kick an extra TxPoll request when a burst
4436 * of start_xmit activity is detected (if it is not detected,
4437 * it is slow enough). -- FR
4440 if (tp->cur_tx != dirty_tx)
4441 RTL_W8(TxPoll, NPQ);
4445 static inline int rtl8169_fragmented_frame(u32 status)
4447 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4450 static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
4452 u32 opts1 = le32_to_cpu(desc->opts1);
4453 u32 status = opts1 & RxProtoMask;
4455 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
4456 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
4457 ((status == RxProtoIP) && !(opts1 & IPFail)))
4458 skb->ip_summed = CHECKSUM_UNNECESSARY;
4460 skb->ip_summed = CHECKSUM_NONE;
4463 static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
4464 struct rtl8169_private *tp, int pkt_size,
4467 struct sk_buff *skb;
4470 if (pkt_size >= rx_copybreak)
4473 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
4477 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
4478 PCI_DMA_FROMDEVICE);
4479 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
4487 * Warning : rtl8169_rx_interrupt() might be called :
4488 * 1) from NAPI (softirq) context
4489 * (polling = 1 : we should call netif_receive_skb())
4490 * 2) from process context (rtl8169_reset_task())
4491 * (polling = 0 : we must call netif_rx() instead)
4493 static int rtl8169_rx_interrupt(struct net_device *dev,
4494 struct rtl8169_private *tp,
4495 void __iomem *ioaddr, u32 budget)
4497 unsigned int cur_rx, rx_left;
4498 unsigned int delta, count;
4499 int polling = (budget != ~(u32)0) ? 1 : 0;
4501 cur_rx = tp->cur_rx;
4502 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
4503 rx_left = min(rx_left, budget);
4505 for (; rx_left > 0; rx_left--, cur_rx++) {
4506 unsigned int entry = cur_rx % NUM_RX_DESC;
4507 struct RxDesc *desc = tp->RxDescArray + entry;
4511 status = le32_to_cpu(desc->opts1);
4513 if (status & DescOwn)
4515 if (unlikely(status & RxRES)) {
4516 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4518 dev->stats.rx_errors++;
4519 if (status & (RxRWT | RxRUNT))
4520 dev->stats.rx_length_errors++;
4522 dev->stats.rx_crc_errors++;
4523 if (status & RxFOVF) {
4524 rtl8169_schedule_work(dev, rtl8169_reset_task);
4525 dev->stats.rx_fifo_errors++;
4527 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
4529 struct sk_buff *skb = tp->Rx_skbuff[entry];
4530 dma_addr_t addr = le64_to_cpu(desc->addr);
4531 int pkt_size = (status & 0x00001FFF) - 4;
4532 struct pci_dev *pdev = tp->pci_dev;
4535 * The driver does not support incoming fragmented
4536 * frames. They are seen as a symptom of over-mtu
4539 if (unlikely(rtl8169_fragmented_frame(status))) {
4540 dev->stats.rx_dropped++;
4541 dev->stats.rx_length_errors++;
4542 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
4546 rtl8169_rx_csum(skb, desc);
4548 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
4549 pci_dma_sync_single_for_device(pdev, addr,
4550 pkt_size, PCI_DMA_FROMDEVICE);
4551 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
4553 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
4554 PCI_DMA_FROMDEVICE);
4555 tp->Rx_skbuff[entry] = NULL;
4558 skb_put(skb, pkt_size);
4559 skb->protocol = eth_type_trans(skb, dev);
4561 if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
4562 if (likely(polling))
4563 netif_receive_skb(skb);
4568 dev->stats.rx_bytes += pkt_size;
4569 dev->stats.rx_packets++;
4572 /* Work around for AMD plateform. */
4573 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
4574 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
4580 count = cur_rx - tp->cur_rx;
4581 tp->cur_rx = cur_rx;
4583 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
4584 if (!delta && count)
4585 netif_info(tp, intr, dev, "no Rx buffer allocated\n");
4586 tp->dirty_rx += delta;
4589 * FIXME: until there is periodic timer to try and refill the ring,
4590 * a temporary shortage may definitely kill the Rx process.
4591 * - disable the asic to try and avoid an overflow and kick it again
4593 * - how do others driver handle this condition (Uh oh...).
4595 if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
4596 netif_emerg(tp, intr, dev, "Rx buffers exhausted\n");
4601 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
4603 struct net_device *dev = dev_instance;
4604 struct rtl8169_private *tp = netdev_priv(dev);
4605 void __iomem *ioaddr = tp->mmio_addr;
4609 /* loop handling interrupts until we have no new ones or
4610 * we hit a invalid/hotplug case.
4612 status = RTL_R16(IntrStatus);
4613 while (status && status != 0xffff) {
4616 /* Handle all of the error cases first. These will reset
4617 * the chip, so just exit the loop.
4619 if (unlikely(!netif_running(dev))) {
4620 rtl8169_asic_down(ioaddr);
4624 /* Work around for rx fifo overflow */
4625 if (unlikely(status & RxFIFOOver) &&
4626 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
4627 netif_stop_queue(dev);
4628 rtl8169_tx_timeout(dev);
4632 if (unlikely(status & SYSErr)) {
4633 rtl8169_pcierr_interrupt(dev);
4637 if (status & LinkChg)
4638 rtl8169_check_link_status(dev, tp, ioaddr);
4640 /* We need to see the lastest version of tp->intr_mask to
4641 * avoid ignoring an MSI interrupt and having to wait for
4642 * another event which may never come.
4645 if (status & tp->intr_mask & tp->napi_event) {
4646 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
4647 tp->intr_mask = ~tp->napi_event;
4649 if (likely(napi_schedule_prep(&tp->napi)))
4650 __napi_schedule(&tp->napi);
4652 netif_info(tp, intr, dev,
4653 "interrupt %04x in poll\n", status);
4656 /* We only get a new MSI interrupt when all active irq
4657 * sources on the chip have been acknowledged. So, ack
4658 * everything we've seen and check if new sources have become
4659 * active to avoid blocking all interrupts from the chip.
4662 (status & RxFIFOOver) ? (status | RxOverflow) : status);
4663 status = RTL_R16(IntrStatus);
4666 return IRQ_RETVAL(handled);
4669 static int rtl8169_poll(struct napi_struct *napi, int budget)
4671 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4672 struct net_device *dev = tp->dev;
4673 void __iomem *ioaddr = tp->mmio_addr;
4676 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
4677 rtl8169_tx_interrupt(dev, tp, ioaddr);
4679 if (work_done < budget) {
4680 napi_complete(napi);
4682 /* We need for force the visibility of tp->intr_mask
4683 * for other CPUs, as we can loose an MSI interrupt
4684 * and potentially wait for a retransmit timeout if we don't.
4685 * The posted write to IntrMask is safe, as it will
4686 * eventually make it to the chip and we won't loose anything
4689 tp->intr_mask = 0xffff;
4691 RTL_W16(IntrMask, tp->intr_event);
4697 static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
4699 struct rtl8169_private *tp = netdev_priv(dev);
4701 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4704 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
4705 RTL_W32(RxMissed, 0);
4708 static void rtl8169_down(struct net_device *dev)
4710 struct rtl8169_private *tp = netdev_priv(dev);
4711 void __iomem *ioaddr = tp->mmio_addr;
4712 unsigned int intrmask;
4714 rtl8169_delete_timer(dev);
4716 netif_stop_queue(dev);
4718 napi_disable(&tp->napi);
4721 spin_lock_irq(&tp->lock);
4723 rtl8169_asic_down(ioaddr);
4725 rtl8169_rx_missed(dev, ioaddr);
4727 spin_unlock_irq(&tp->lock);
4729 synchronize_irq(dev->irq);
4731 /* Give a racing hard_start_xmit a few cycles to complete. */
4732 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
4735 * And now for the 50k$ question: are IRQ disabled or not ?
4737 * Two paths lead here:
4739 * -> netif_running() is available to sync the current code and the
4740 * IRQ handler. See rtl8169_interrupt for details.
4741 * 2) dev->change_mtu
4742 * -> rtl8169_poll can not be issued again and re-enable the
4743 * interruptions. Let's simply issue the IRQ down sequence again.
4745 * No loop if hotpluged or major error (0xffff).
4747 intrmask = RTL_R16(IntrMask);
4748 if (intrmask && (intrmask != 0xffff))
4751 rtl8169_tx_clear(tp);
4753 rtl8169_rx_clear(tp);
4756 static int rtl8169_close(struct net_device *dev)
4758 struct rtl8169_private *tp = netdev_priv(dev);
4759 struct pci_dev *pdev = tp->pci_dev;
4761 pm_runtime_get_sync(&pdev->dev);
4763 /* update counters before going down */
4764 rtl8169_update_counters(dev);
4768 free_irq(dev->irq, dev);
4770 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
4772 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
4774 tp->TxDescArray = NULL;
4775 tp->RxDescArray = NULL;
4777 pm_runtime_put_sync(&pdev->dev);
4782 static void rtl_set_rx_mode(struct net_device *dev)
4784 struct rtl8169_private *tp = netdev_priv(dev);
4785 void __iomem *ioaddr = tp->mmio_addr;
4786 unsigned long flags;
4787 u32 mc_filter[2]; /* Multicast hash filter */
4791 if (dev->flags & IFF_PROMISC) {
4792 /* Unconditionally log net taps. */
4793 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4795 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4797 mc_filter[1] = mc_filter[0] = 0xffffffff;
4798 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4799 (dev->flags & IFF_ALLMULTI)) {
4800 /* Too many to filter perfectly -- accept all multicasts. */
4801 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4802 mc_filter[1] = mc_filter[0] = 0xffffffff;
4804 struct netdev_hw_addr *ha;
4806 rx_mode = AcceptBroadcast | AcceptMyPhys;
4807 mc_filter[1] = mc_filter[0] = 0;
4808 netdev_for_each_mc_addr(ha, dev) {
4809 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4810 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4811 rx_mode |= AcceptMulticast;
4815 spin_lock_irqsave(&tp->lock, flags);
4817 tmp = rtl8169_rx_config | rx_mode |
4818 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
4820 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4821 u32 data = mc_filter[0];
4823 mc_filter[0] = swab32(mc_filter[1]);
4824 mc_filter[1] = swab32(data);
4827 RTL_W32(MAR0 + 4, mc_filter[1]);
4828 RTL_W32(MAR0 + 0, mc_filter[0]);
4830 RTL_W32(RxConfig, tmp);
4832 spin_unlock_irqrestore(&tp->lock, flags);
4836 * rtl8169_get_stats - Get rtl8169 read/write statistics
4837 * @dev: The Ethernet Device to get statistics for
4839 * Get TX/RX statistics for rtl8169
4841 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
4843 struct rtl8169_private *tp = netdev_priv(dev);
4844 void __iomem *ioaddr = tp->mmio_addr;
4845 unsigned long flags;
4847 if (netif_running(dev)) {
4848 spin_lock_irqsave(&tp->lock, flags);
4849 rtl8169_rx_missed(dev, ioaddr);
4850 spin_unlock_irqrestore(&tp->lock, flags);
4856 static void rtl8169_net_suspend(struct net_device *dev)
4858 if (!netif_running(dev))
4861 netif_device_detach(dev);
4862 netif_stop_queue(dev);
4867 static int rtl8169_suspend(struct device *device)
4869 struct pci_dev *pdev = to_pci_dev(device);
4870 struct net_device *dev = pci_get_drvdata(pdev);
4872 rtl8169_net_suspend(dev);
4877 static void __rtl8169_resume(struct net_device *dev)
4879 netif_device_attach(dev);
4880 rtl8169_schedule_work(dev, rtl8169_reset_task);
4883 static int rtl8169_resume(struct device *device)
4885 struct pci_dev *pdev = to_pci_dev(device);
4886 struct net_device *dev = pci_get_drvdata(pdev);
4888 if (netif_running(dev))
4889 __rtl8169_resume(dev);
4894 static int rtl8169_runtime_suspend(struct device *device)
4896 struct pci_dev *pdev = to_pci_dev(device);
4897 struct net_device *dev = pci_get_drvdata(pdev);
4898 struct rtl8169_private *tp = netdev_priv(dev);
4900 if (!tp->TxDescArray)
4903 spin_lock_irq(&tp->lock);
4904 tp->saved_wolopts = __rtl8169_get_wol(tp);
4905 __rtl8169_set_wol(tp, WAKE_ANY);
4906 spin_unlock_irq(&tp->lock);
4908 rtl8169_net_suspend(dev);
4913 static int rtl8169_runtime_resume(struct device *device)
4915 struct pci_dev *pdev = to_pci_dev(device);
4916 struct net_device *dev = pci_get_drvdata(pdev);
4917 struct rtl8169_private *tp = netdev_priv(dev);
4919 if (!tp->TxDescArray)
4922 spin_lock_irq(&tp->lock);
4923 __rtl8169_set_wol(tp, tp->saved_wolopts);
4924 tp->saved_wolopts = 0;
4925 spin_unlock_irq(&tp->lock);
4927 __rtl8169_resume(dev);
4932 static int rtl8169_runtime_idle(struct device *device)
4934 struct pci_dev *pdev = to_pci_dev(device);
4935 struct net_device *dev = pci_get_drvdata(pdev);
4936 struct rtl8169_private *tp = netdev_priv(dev);
4938 if (!tp->TxDescArray)
4941 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
4945 static const struct dev_pm_ops rtl8169_pm_ops = {
4946 .suspend = rtl8169_suspend,
4947 .resume = rtl8169_resume,
4948 .freeze = rtl8169_suspend,
4949 .thaw = rtl8169_resume,
4950 .poweroff = rtl8169_suspend,
4951 .restore = rtl8169_resume,
4952 .runtime_suspend = rtl8169_runtime_suspend,
4953 .runtime_resume = rtl8169_runtime_resume,
4954 .runtime_idle = rtl8169_runtime_idle,
4957 #define RTL8169_PM_OPS (&rtl8169_pm_ops)
4959 #else /* !CONFIG_PM */
4961 #define RTL8169_PM_OPS NULL
4963 #endif /* !CONFIG_PM */
4965 static void rtl_shutdown(struct pci_dev *pdev)
4967 struct net_device *dev = pci_get_drvdata(pdev);
4968 struct rtl8169_private *tp = netdev_priv(dev);
4969 void __iomem *ioaddr = tp->mmio_addr;
4971 rtl8169_net_suspend(dev);
4973 /* restore original MAC address */
4974 rtl_rar_set(tp, dev->perm_addr);
4976 spin_lock_irq(&tp->lock);
4978 rtl8169_asic_down(ioaddr);
4980 spin_unlock_irq(&tp->lock);
4982 if (system_state == SYSTEM_POWER_OFF) {
4983 /* WoL fails with some 8168 when the receiver is disabled. */
4984 if (tp->features & RTL_FEATURE_WOL) {
4985 pci_clear_master(pdev);
4987 RTL_W8(ChipCmd, CmdRxEnb);
4992 pci_wake_from_d3(pdev, true);
4993 pci_set_power_state(pdev, PCI_D3hot);
4997 static struct pci_driver rtl8169_pci_driver = {
4999 .id_table = rtl8169_pci_tbl,
5000 .probe = rtl8169_init_one,
5001 .remove = __devexit_p(rtl8169_remove_one),
5002 .shutdown = rtl_shutdown,
5003 .driver.pm = RTL8169_PM_OPS,
5006 static int __init rtl8169_init_module(void)
5008 return pci_register_driver(&rtl8169_pci_driver);
5011 static void __exit rtl8169_cleanup_module(void)
5013 pci_unregister_driver(&rtl8169_pci_driver);
5016 module_init(rtl8169_init_module);
5017 module_exit(rtl8169_cleanup_module);