2 * Copyright (c) 2008-2009 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/nl80211.h>
21 static void ath_cache_conf_rate(struct ath_softc *sc,
22 struct ieee80211_conf *conf)
24 switch (conf->channel->band) {
25 case IEEE80211_BAND_2GHZ:
26 if (conf_is_ht20(conf))
27 sc->cur_rate_mode = ATH9K_MODE_11NG_HT20;
28 else if (conf_is_ht40_minus(conf))
29 sc->cur_rate_mode = ATH9K_MODE_11NG_HT40MINUS;
30 else if (conf_is_ht40_plus(conf))
31 sc->cur_rate_mode = ATH9K_MODE_11NG_HT40PLUS;
33 sc->cur_rate_mode = ATH9K_MODE_11G;
35 case IEEE80211_BAND_5GHZ:
36 if (conf_is_ht20(conf))
37 sc->cur_rate_mode = ATH9K_MODE_11NA_HT20;
38 else if (conf_is_ht40_minus(conf))
39 sc->cur_rate_mode = ATH9K_MODE_11NA_HT40MINUS;
40 else if (conf_is_ht40_plus(conf))
41 sc->cur_rate_mode = ATH9K_MODE_11NA_HT40PLUS;
43 sc->cur_rate_mode = ATH9K_MODE_11A;
51 static void ath_update_txpow(struct ath_softc *sc)
53 struct ath_hw *ah = sc->sc_ah;
55 if (sc->curtxpow != sc->config.txpowlimit) {
56 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
57 /* read back in case value is clamped */
58 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
62 static u8 parse_mpdudensity(u8 mpdudensity)
65 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
66 * 0 for no restriction
75 switch (mpdudensity) {
81 /* Our lower layer calculations limit our precision to
97 static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
98 struct ieee80211_hw *hw)
100 struct ieee80211_channel *curchan = hw->conf.channel;
101 struct ath9k_channel *channel;
104 chan_idx = curchan->hw_value;
105 channel = &sc->sc_ah->channels[chan_idx];
106 ath9k_update_ichannel(sc, hw, channel);
110 bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
115 spin_lock_irqsave(&sc->sc_pm_lock, flags);
116 ret = ath9k_hw_setpower(sc->sc_ah, mode);
117 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
122 void ath9k_ps_wakeup(struct ath_softc *sc)
126 spin_lock_irqsave(&sc->sc_pm_lock, flags);
127 if (++sc->ps_usecount != 1)
130 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
133 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
136 void ath9k_ps_restore(struct ath_softc *sc)
140 spin_lock_irqsave(&sc->sc_pm_lock, flags);
141 if (--sc->ps_usecount != 0)
145 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
146 else if (sc->ps_enabled &&
147 !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
149 PS_WAIT_FOR_PSPOLL_DATA |
150 PS_WAIT_FOR_TX_ACK)))
151 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
154 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
157 static void ath_start_ani(struct ath_common *common)
159 struct ath_hw *ah = common->ah;
160 unsigned long timestamp = jiffies_to_msecs(jiffies);
161 struct ath_softc *sc = (struct ath_softc *) common->priv;
163 if (!(sc->sc_flags & SC_OP_ANI_RUN))
166 if (sc->sc_flags & SC_OP_OFFCHANNEL)
169 common->ani.longcal_timer = timestamp;
170 common->ani.shortcal_timer = timestamp;
171 common->ani.checkani_timer = timestamp;
173 mod_timer(&common->ani.timer,
175 msecs_to_jiffies((u32)ah->config.ani_poll_interval));
179 * Set/change channels. If the channel is really being changed, it's done
180 * by reseting the chip. To accomplish this we must first cleanup any pending
181 * DMA, then restart stuff.
183 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
184 struct ath9k_channel *hchan)
186 struct ath_wiphy *aphy = hw->priv;
187 struct ath_hw *ah = sc->sc_ah;
188 struct ath_common *common = ath9k_hw_common(ah);
189 struct ieee80211_conf *conf = &common->hw->conf;
190 bool fastcc = true, stopped;
191 struct ieee80211_channel *channel = hw->conf.channel;
192 struct ath9k_hw_cal_data *caldata = NULL;
195 if (sc->sc_flags & SC_OP_INVALID)
198 del_timer_sync(&common->ani.timer);
199 cancel_work_sync(&sc->paprd_work);
200 cancel_work_sync(&sc->hw_check_work);
201 cancel_delayed_work_sync(&sc->tx_complete_work);
206 * This is only performed if the channel settings have
209 * To switch channels clear any pending DMA operations;
210 * wait long enough for the RX fifo to drain, reset the
211 * hardware at the new frequency, and then re-enable
212 * the relevant bits of the h/w.
214 ath9k_hw_set_interrupts(ah, 0);
215 ath_drain_all_txq(sc, false);
216 stopped = ath_stoprecv(sc);
218 /* XXX: do not flush receive queue here. We don't want
219 * to flush data frames already in queue because of
220 * changing channel. */
222 if (!stopped || !(sc->sc_flags & SC_OP_OFFCHANNEL))
225 if (!(sc->sc_flags & SC_OP_OFFCHANNEL))
226 caldata = &aphy->caldata;
228 ath_print(common, ATH_DBG_CONFIG,
229 "(%u MHz) -> (%u MHz), conf_is_ht40: %d fastcc: %d\n",
230 sc->sc_ah->curchan->channel,
231 channel->center_freq, conf_is_ht40(conf),
234 spin_lock_bh(&sc->sc_resetlock);
236 r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
238 ath_print(common, ATH_DBG_FATAL,
239 "Unable to reset channel (%u MHz), "
241 channel->center_freq, r);
242 spin_unlock_bh(&sc->sc_resetlock);
245 spin_unlock_bh(&sc->sc_resetlock);
247 if (ath_startrecv(sc) != 0) {
248 ath_print(common, ATH_DBG_FATAL,
249 "Unable to restart recv logic\n");
254 ath_cache_conf_rate(sc, &hw->conf);
255 ath_update_txpow(sc);
256 ath9k_hw_set_interrupts(ah, ah->imask);
258 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL | SC_OP_SCANNING))) {
259 ath_start_ani(common);
260 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
261 ath_beacon_config(sc, NULL);
265 ath9k_ps_restore(sc);
269 static void ath_paprd_activate(struct ath_softc *sc)
271 struct ath_hw *ah = sc->sc_ah;
272 struct ath9k_hw_cal_data *caldata = ah->caldata;
275 if (!caldata || !caldata->paprd_done)
279 ar9003_paprd_enable(ah, false);
280 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
281 if (!(ah->caps.tx_chainmask & BIT(chain)))
284 ar9003_paprd_populate_single_table(ah, caldata, chain);
287 ar9003_paprd_enable(ah, true);
288 ath9k_ps_restore(sc);
291 void ath_paprd_calibrate(struct work_struct *work)
293 struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
294 struct ieee80211_hw *hw = sc->hw;
295 struct ath_hw *ah = sc->sc_ah;
296 struct ieee80211_hdr *hdr;
297 struct sk_buff *skb = NULL;
298 struct ieee80211_tx_info *tx_info;
299 int band = hw->conf.channel->band;
300 struct ieee80211_supported_band *sband = &sc->sbands[band];
301 struct ath_tx_control txctl;
302 struct ath9k_hw_cal_data *caldata = ah->caldata;
313 skb = alloc_skb(len, GFP_KERNEL);
317 tx_info = IEEE80211_SKB_CB(skb);
320 memset(skb->data, 0, len);
321 hdr = (struct ieee80211_hdr *)skb->data;
322 ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
323 hdr->frame_control = cpu_to_le16(ftype);
324 hdr->duration_id = cpu_to_le16(10);
325 memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
326 memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
327 memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
329 memset(&txctl, 0, sizeof(txctl));
330 qnum = sc->tx.hwq_map[WME_AC_BE];
331 txctl.txq = &sc->tx.txq[qnum];
334 ar9003_paprd_init_table(ah);
335 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
336 if (!(ah->caps.tx_chainmask & BIT(chain)))
340 memset(tx_info, 0, sizeof(*tx_info));
341 tx_info->band = band;
343 for (i = 0; i < 4; i++) {
344 tx_info->control.rates[i].idx = sband->n_bitrates - 1;
345 tx_info->control.rates[i].count = 6;
348 init_completion(&sc->paprd_complete);
349 ar9003_paprd_setup_gain_table(ah, chain);
350 txctl.paprd = BIT(chain);
351 if (ath_tx_start(hw, skb, &txctl) != 0)
354 time_left = wait_for_completion_timeout(&sc->paprd_complete,
355 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
357 ath_print(ath9k_hw_common(ah), ATH_DBG_CALIBRATE,
358 "Timeout waiting for paprd training on "
364 if (!ar9003_paprd_is_done(ah))
367 if (ar9003_paprd_create_curve(ah, caldata, chain) != 0)
375 caldata->paprd_done = true;
376 ath_paprd_activate(sc);
380 ath9k_ps_restore(sc);
384 * This routine performs the periodic noise floor calibration function
385 * that is used to adjust and optimize the chip performance. This
386 * takes environmental changes (location, temperature) into account.
387 * When the task is complete, it reschedules itself depending on the
388 * appropriate interval that was calculated.
390 void ath_ani_calibrate(unsigned long data)
392 struct ath_softc *sc = (struct ath_softc *)data;
393 struct ath_hw *ah = sc->sc_ah;
394 struct ath_common *common = ath9k_hw_common(ah);
395 bool longcal = false;
396 bool shortcal = false;
397 bool aniflag = false;
398 unsigned int timestamp = jiffies_to_msecs(jiffies);
399 u32 cal_interval, short_cal_interval, long_cal_interval;
401 if (ah->caldata && ah->caldata->nfcal_interference)
402 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
404 long_cal_interval = ATH_LONG_CALINTERVAL;
406 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
407 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
409 /* Only calibrate if awake */
410 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
415 /* Long calibration runs independently of short calibration. */
416 if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
418 ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
419 common->ani.longcal_timer = timestamp;
422 /* Short calibration applies only while caldone is false */
423 if (!common->ani.caldone) {
424 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
426 ath_print(common, ATH_DBG_ANI,
427 "shortcal @%lu\n", jiffies);
428 common->ani.shortcal_timer = timestamp;
429 common->ani.resetcal_timer = timestamp;
432 if ((timestamp - common->ani.resetcal_timer) >=
433 ATH_RESTART_CALINTERVAL) {
434 common->ani.caldone = ath9k_hw_reset_calvalid(ah);
435 if (common->ani.caldone)
436 common->ani.resetcal_timer = timestamp;
440 /* Verify whether we must check ANI */
441 if ((timestamp - common->ani.checkani_timer) >=
442 ah->config.ani_poll_interval) {
444 common->ani.checkani_timer = timestamp;
447 /* Skip all processing if there's nothing to do. */
448 if (longcal || shortcal || aniflag) {
449 /* Call ANI routine if necessary */
451 ath9k_hw_ani_monitor(ah, ah->curchan);
453 /* Perform calibration if necessary */
454 if (longcal || shortcal) {
455 common->ani.caldone =
456 ath9k_hw_calibrate(ah,
458 common->rx_chainmask,
462 common->ani.noise_floor = ath9k_hw_getchan_noise(ah,
465 ath_print(common, ATH_DBG_ANI,
466 " calibrate chan %u/%x nf: %d\n",
467 ah->curchan->channel,
468 ah->curchan->channelFlags,
469 common->ani.noise_floor);
473 ath9k_ps_restore(sc);
477 * Set timer interval based on previous results.
478 * The interval must be the shortest necessary to satisfy ANI,
479 * short calibration and long calibration.
481 cal_interval = ATH_LONG_CALINTERVAL;
482 if (sc->sc_ah->config.enable_ani)
483 cal_interval = min(cal_interval,
484 (u32)ah->config.ani_poll_interval);
485 if (!common->ani.caldone)
486 cal_interval = min(cal_interval, (u32)short_cal_interval);
488 mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
489 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
490 if (!ah->caldata->paprd_done)
491 ieee80211_queue_work(sc->hw, &sc->paprd_work);
493 ath_paprd_activate(sc);
498 * Update tx/rx chainmask. For legacy association,
499 * hard code chainmask to 1x1, for 11n association, use
500 * the chainmask configuration, for bt coexistence, use
501 * the chainmask configuration even in legacy mode.
503 void ath_update_chainmask(struct ath_softc *sc, int is_ht)
505 struct ath_hw *ah = sc->sc_ah;
506 struct ath_common *common = ath9k_hw_common(ah);
508 if ((sc->sc_flags & SC_OP_OFFCHANNEL) || is_ht ||
509 (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
510 common->tx_chainmask = ah->caps.tx_chainmask;
511 common->rx_chainmask = ah->caps.rx_chainmask;
513 common->tx_chainmask = 1;
514 common->rx_chainmask = 1;
517 ath_print(common, ATH_DBG_CONFIG,
518 "tx chmask: %d, rx chmask: %d\n",
519 common->tx_chainmask,
520 common->rx_chainmask);
523 static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
527 an = (struct ath_node *)sta->drv_priv;
529 if (sc->sc_flags & SC_OP_TXAGGR) {
530 ath_tx_node_init(sc, an);
531 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
532 sta->ht_cap.ampdu_factor);
533 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
534 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
538 static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
540 struct ath_node *an = (struct ath_node *)sta->drv_priv;
542 if (sc->sc_flags & SC_OP_TXAGGR)
543 ath_tx_node_cleanup(sc, an);
546 void ath_hw_check(struct work_struct *work)
548 struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
553 for (i = 0; i < 3; i++) {
554 if (ath9k_hw_check_alive(sc->sc_ah))
559 ath_reset(sc, false);
562 ath9k_ps_restore(sc);
565 void ath9k_tasklet(unsigned long data)
567 struct ath_softc *sc = (struct ath_softc *)data;
568 struct ath_hw *ah = sc->sc_ah;
569 struct ath_common *common = ath9k_hw_common(ah);
571 u32 status = sc->intrstatus;
576 if (status & ATH9K_INT_FATAL) {
577 ath_reset(sc, false);
578 ath9k_ps_restore(sc);
582 if (!ath9k_hw_check_alive(ah))
583 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
585 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
586 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
589 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
591 if (status & rxmask) {
592 spin_lock_bh(&sc->rx.rxflushlock);
594 /* Check for high priority Rx first */
595 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
596 (status & ATH9K_INT_RXHP))
597 ath_rx_tasklet(sc, 0, true);
599 ath_rx_tasklet(sc, 0, false);
600 spin_unlock_bh(&sc->rx.rxflushlock);
603 if (status & ATH9K_INT_TX) {
604 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
605 ath_tx_edma_tasklet(sc);
610 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
612 * TSF sync does not look correct; remain awake to sync with
615 ath_print(common, ATH_DBG_PS,
616 "TSFOOR - Sync with next Beacon\n");
617 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
620 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
621 if (status & ATH9K_INT_GENTIMER)
622 ath_gen_timer_isr(sc->sc_ah);
624 /* re-enable hardware interrupt */
625 ath9k_hw_set_interrupts(ah, ah->imask);
626 ath9k_ps_restore(sc);
629 irqreturn_t ath_isr(int irq, void *dev)
631 #define SCHED_INTR ( \
644 struct ath_softc *sc = dev;
645 struct ath_hw *ah = sc->sc_ah;
646 enum ath9k_int status;
650 * The hardware is not ready/present, don't
651 * touch anything. Note this can happen early
652 * on if the IRQ is shared.
654 if (sc->sc_flags & SC_OP_INVALID)
658 /* shared irq, not for us */
660 if (!ath9k_hw_intrpend(ah))
664 * Figure out the reason(s) for the interrupt. Note
665 * that the hal returns a pseudo-ISR that may include
666 * bits we haven't explicitly enabled so we mask the
667 * value to insure we only process bits we requested.
669 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
670 status &= ah->imask; /* discard unasked-for bits */
673 * If there are no status bits set, then this interrupt was not
674 * for me (should have been caught above).
679 /* Cache the status */
680 sc->intrstatus = status;
682 if (status & SCHED_INTR)
686 * If a FATAL or RXORN interrupt is received, we have to reset the
689 if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
690 !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
693 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
694 (status & ATH9K_INT_BB_WATCHDOG)) {
695 ar9003_hw_bb_watchdog_dbg_info(ah);
699 if (status & ATH9K_INT_SWBA)
700 tasklet_schedule(&sc->bcon_tasklet);
702 if (status & ATH9K_INT_TXURN)
703 ath9k_hw_updatetxtriglevel(ah, true);
705 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
706 if (status & ATH9K_INT_RXEOL) {
707 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
708 ath9k_hw_set_interrupts(ah, ah->imask);
712 if (status & ATH9K_INT_MIB) {
714 * Disable interrupts until we service the MIB
715 * interrupt; otherwise it will continue to
718 ath9k_hw_set_interrupts(ah, 0);
720 * Let the hal handle the event. We assume
721 * it will clear whatever condition caused
724 ath9k_hw_procmibevent(ah);
725 ath9k_hw_set_interrupts(ah, ah->imask);
728 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
729 if (status & ATH9K_INT_TIM_TIMER) {
730 /* Clear RxAbort bit so that we can
732 ath9k_setpower(sc, ATH9K_PM_AWAKE);
733 ath9k_hw_setrxabort(sc->sc_ah, 0);
734 sc->ps_flags |= PS_WAIT_FOR_BEACON;
739 ath_debug_stat_interrupt(sc, status);
742 /* turn off every interrupt except SWBA */
743 ath9k_hw_set_interrupts(ah, (ah->imask & ATH9K_INT_SWBA));
744 tasklet_schedule(&sc->intr_tq);
752 static u32 ath_get_extchanmode(struct ath_softc *sc,
753 struct ieee80211_channel *chan,
754 enum nl80211_channel_type channel_type)
758 switch (chan->band) {
759 case IEEE80211_BAND_2GHZ:
760 switch(channel_type) {
761 case NL80211_CHAN_NO_HT:
762 case NL80211_CHAN_HT20:
763 chanmode = CHANNEL_G_HT20;
765 case NL80211_CHAN_HT40PLUS:
766 chanmode = CHANNEL_G_HT40PLUS;
768 case NL80211_CHAN_HT40MINUS:
769 chanmode = CHANNEL_G_HT40MINUS;
773 case IEEE80211_BAND_5GHZ:
774 switch(channel_type) {
775 case NL80211_CHAN_NO_HT:
776 case NL80211_CHAN_HT20:
777 chanmode = CHANNEL_A_HT20;
779 case NL80211_CHAN_HT40PLUS:
780 chanmode = CHANNEL_A_HT40PLUS;
782 case NL80211_CHAN_HT40MINUS:
783 chanmode = CHANNEL_A_HT40MINUS;
794 static void ath9k_bss_assoc_info(struct ath_softc *sc,
795 struct ieee80211_vif *vif,
796 struct ieee80211_bss_conf *bss_conf)
798 struct ath_hw *ah = sc->sc_ah;
799 struct ath_common *common = ath9k_hw_common(ah);
801 if (bss_conf->assoc) {
802 ath_print(common, ATH_DBG_CONFIG,
803 "Bss Info ASSOC %d, bssid: %pM\n",
804 bss_conf->aid, common->curbssid);
806 /* New association, store aid */
807 common->curaid = bss_conf->aid;
808 ath9k_hw_write_associd(ah);
811 * Request a re-configuration of Beacon related timers
812 * on the receipt of the first Beacon frame (i.e.,
813 * after time sync with the AP).
815 sc->ps_flags |= PS_BEACON_SYNC;
817 /* Configure the beacon */
818 ath_beacon_config(sc, vif);
820 /* Reset rssi stats */
821 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
823 sc->sc_flags |= SC_OP_ANI_RUN;
824 ath_start_ani(common);
826 ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
829 sc->sc_flags &= ~SC_OP_ANI_RUN;
830 del_timer_sync(&common->ani.timer);
834 void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
836 struct ath_hw *ah = sc->sc_ah;
837 struct ath_common *common = ath9k_hw_common(ah);
838 struct ieee80211_channel *channel = hw->conf.channel;
842 ath9k_hw_configpcipowersave(ah, 0, 0);
845 ah->curchan = ath_get_curchannel(sc, sc->hw);
847 spin_lock_bh(&sc->sc_resetlock);
848 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
850 ath_print(common, ATH_DBG_FATAL,
851 "Unable to reset channel (%u MHz), "
853 channel->center_freq, r);
855 spin_unlock_bh(&sc->sc_resetlock);
857 ath_update_txpow(sc);
858 if (ath_startrecv(sc) != 0) {
859 ath_print(common, ATH_DBG_FATAL,
860 "Unable to restart recv logic\n");
864 if (sc->sc_flags & SC_OP_BEACONS)
865 ath_beacon_config(sc, NULL); /* restart beacons */
867 /* Re-Enable interrupts */
868 ath9k_hw_set_interrupts(ah, ah->imask);
871 ath9k_hw_cfg_output(ah, ah->led_pin,
872 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
873 ath9k_hw_set_gpio(ah, ah->led_pin, 0);
875 ieee80211_wake_queues(hw);
876 ath9k_ps_restore(sc);
879 void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
881 struct ath_hw *ah = sc->sc_ah;
882 struct ieee80211_channel *channel = hw->conf.channel;
886 ieee80211_stop_queues(hw);
889 * Keep the LED on when the radio is disabled
890 * during idle unassociated state.
893 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
894 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
897 /* Disable interrupts */
898 ath9k_hw_set_interrupts(ah, 0);
900 ath_drain_all_txq(sc, false); /* clear pending tx frames */
901 ath_stoprecv(sc); /* turn off frame recv */
902 ath_flushrecv(sc); /* flush recv queue */
905 ah->curchan = ath_get_curchannel(sc, hw);
907 spin_lock_bh(&sc->sc_resetlock);
908 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
910 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
911 "Unable to reset channel (%u MHz), "
913 channel->center_freq, r);
915 spin_unlock_bh(&sc->sc_resetlock);
917 ath9k_hw_phy_disable(ah);
918 ath9k_hw_configpcipowersave(ah, 1, 1);
919 ath9k_ps_restore(sc);
920 ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
923 int ath_reset(struct ath_softc *sc, bool retry_tx)
925 struct ath_hw *ah = sc->sc_ah;
926 struct ath_common *common = ath9k_hw_common(ah);
927 struct ieee80211_hw *hw = sc->hw;
931 del_timer_sync(&common->ani.timer);
933 ieee80211_stop_queues(hw);
935 ath9k_hw_set_interrupts(ah, 0);
936 ath_drain_all_txq(sc, retry_tx);
940 spin_lock_bh(&sc->sc_resetlock);
941 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
943 ath_print(common, ATH_DBG_FATAL,
944 "Unable to reset hardware; reset status %d\n", r);
945 spin_unlock_bh(&sc->sc_resetlock);
947 if (ath_startrecv(sc) != 0)
948 ath_print(common, ATH_DBG_FATAL,
949 "Unable to start recv logic\n");
952 * We may be doing a reset in response to a request
953 * that changes the channel so update any state that
954 * might change as a result.
956 ath_cache_conf_rate(sc, &hw->conf);
958 ath_update_txpow(sc);
960 if (sc->sc_flags & SC_OP_BEACONS)
961 ath_beacon_config(sc, NULL); /* restart beacons */
963 ath9k_hw_set_interrupts(ah, ah->imask);
967 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
968 if (ATH_TXQ_SETUP(sc, i)) {
969 spin_lock_bh(&sc->tx.txq[i].axq_lock);
970 ath_txq_schedule(sc, &sc->tx.txq[i]);
971 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
976 ieee80211_wake_queues(hw);
979 ath_start_ani(common);
984 static int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
990 qnum = sc->tx.hwq_map[WME_AC_VO];
993 qnum = sc->tx.hwq_map[WME_AC_VI];
996 qnum = sc->tx.hwq_map[WME_AC_BE];
999 qnum = sc->tx.hwq_map[WME_AC_BK];
1002 qnum = sc->tx.hwq_map[WME_AC_BE];
1009 int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1034 /* XXX: Remove me once we don't depend on ath9k_channel for all
1035 * this redundant data */
1036 void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1037 struct ath9k_channel *ichan)
1039 struct ieee80211_channel *chan = hw->conf.channel;
1040 struct ieee80211_conf *conf = &hw->conf;
1042 ichan->channel = chan->center_freq;
1045 if (chan->band == IEEE80211_BAND_2GHZ) {
1046 ichan->chanmode = CHANNEL_G;
1047 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
1049 ichan->chanmode = CHANNEL_A;
1050 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1053 if (conf_is_ht(conf))
1054 ichan->chanmode = ath_get_extchanmode(sc, chan,
1055 conf->channel_type);
1058 /**********************/
1059 /* mac80211 callbacks */
1060 /**********************/
1062 static int ath9k_start(struct ieee80211_hw *hw)
1064 struct ath_wiphy *aphy = hw->priv;
1065 struct ath_softc *sc = aphy->sc;
1066 struct ath_hw *ah = sc->sc_ah;
1067 struct ath_common *common = ath9k_hw_common(ah);
1068 struct ieee80211_channel *curchan = hw->conf.channel;
1069 struct ath9k_channel *init_channel;
1072 ath_print(common, ATH_DBG_CONFIG,
1073 "Starting driver with initial channel: %d MHz\n",
1074 curchan->center_freq);
1076 mutex_lock(&sc->mutex);
1078 if (ath9k_wiphy_started(sc)) {
1079 if (sc->chan_idx == curchan->hw_value) {
1081 * Already on the operational channel, the new wiphy
1082 * can be marked active.
1084 aphy->state = ATH_WIPHY_ACTIVE;
1085 ieee80211_wake_queues(hw);
1088 * Another wiphy is on another channel, start the new
1089 * wiphy in paused state.
1091 aphy->state = ATH_WIPHY_PAUSED;
1092 ieee80211_stop_queues(hw);
1094 mutex_unlock(&sc->mutex);
1097 aphy->state = ATH_WIPHY_ACTIVE;
1099 /* setup initial channel */
1101 sc->chan_idx = curchan->hw_value;
1103 init_channel = ath_get_curchannel(sc, hw);
1105 /* Reset SERDES registers */
1106 ath9k_hw_configpcipowersave(ah, 0, 0);
1109 * The basic interface to setting the hardware in a good
1110 * state is ``reset''. On return the hardware is known to
1111 * be powered up and with interrupts disabled. This must
1112 * be followed by initialization of the appropriate bits
1113 * and then setup of the interrupt mask.
1115 spin_lock_bh(&sc->sc_resetlock);
1116 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
1118 ath_print(common, ATH_DBG_FATAL,
1119 "Unable to reset hardware; reset status %d "
1120 "(freq %u MHz)\n", r,
1121 curchan->center_freq);
1122 spin_unlock_bh(&sc->sc_resetlock);
1125 spin_unlock_bh(&sc->sc_resetlock);
1128 * This is needed only to setup initial state
1129 * but it's best done after a reset.
1131 ath_update_txpow(sc);
1134 * Setup the hardware after reset:
1135 * The receive engine is set going.
1136 * Frame transmit is handled entirely
1137 * in the frame output path; there's nothing to do
1138 * here except setup the interrupt mask.
1140 if (ath_startrecv(sc) != 0) {
1141 ath_print(common, ATH_DBG_FATAL,
1142 "Unable to start recv logic\n");
1147 /* Setup our intr mask. */
1148 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1149 ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1152 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
1153 ah->imask |= ATH9K_INT_RXHP |
1155 ATH9K_INT_BB_WATCHDOG;
1157 ah->imask |= ATH9K_INT_RX;
1159 if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
1160 ah->imask |= ATH9K_INT_GTT;
1162 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
1163 ah->imask |= ATH9K_INT_CST;
1165 ath_cache_conf_rate(sc, &hw->conf);
1167 sc->sc_flags &= ~SC_OP_INVALID;
1169 /* Disable BMISS interrupt when we're not associated */
1170 ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1171 ath9k_hw_set_interrupts(ah, ah->imask);
1173 ieee80211_wake_queues(hw);
1175 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
1177 if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
1178 !ah->btcoex_hw.enabled) {
1179 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1180 AR_STOMP_LOW_WLAN_WGHT);
1181 ath9k_hw_btcoex_enable(ah);
1183 if (common->bus_ops->bt_coex_prep)
1184 common->bus_ops->bt_coex_prep(common);
1185 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1186 ath9k_btcoex_timer_resume(sc);
1190 mutex_unlock(&sc->mutex);
1195 static int ath9k_tx(struct ieee80211_hw *hw,
1196 struct sk_buff *skb)
1198 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1199 struct ath_wiphy *aphy = hw->priv;
1200 struct ath_softc *sc = aphy->sc;
1201 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1202 struct ath_tx_control txctl;
1203 int padpos, padsize;
1204 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1207 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
1208 ath_print(common, ATH_DBG_XMIT,
1209 "ath9k: %s: TX in unexpected wiphy state "
1210 "%d\n", wiphy_name(hw->wiphy), aphy->state);
1214 if (sc->ps_enabled) {
1216 * mac80211 does not set PM field for normal data frames, so we
1217 * need to update that based on the current PS mode.
1219 if (ieee80211_is_data(hdr->frame_control) &&
1220 !ieee80211_is_nullfunc(hdr->frame_control) &&
1221 !ieee80211_has_pm(hdr->frame_control)) {
1222 ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
1223 "while in PS mode\n");
1224 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1228 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1230 * We are using PS-Poll and mac80211 can request TX while in
1231 * power save mode. Need to wake up hardware for the TX to be
1232 * completed and if needed, also for RX of buffered frames.
1234 ath9k_ps_wakeup(sc);
1235 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1236 ath9k_hw_setrxabort(sc->sc_ah, 0);
1237 if (ieee80211_is_pspoll(hdr->frame_control)) {
1238 ath_print(common, ATH_DBG_PS,
1239 "Sending PS-Poll to pick a buffered frame\n");
1240 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
1242 ath_print(common, ATH_DBG_PS,
1243 "Wake up to complete TX\n");
1244 sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
1247 * The actual restore operation will happen only after
1248 * the sc_flags bit is cleared. We are just dropping
1249 * the ps_usecount here.
1251 ath9k_ps_restore(sc);
1254 memset(&txctl, 0, sizeof(struct ath_tx_control));
1257 * As a temporary workaround, assign seq# here; this will likely need
1258 * to be cleaned up to work better with Beacon transmission and virtual
1261 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1262 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1263 sc->tx.seq_no += 0x10;
1264 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1265 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1268 /* Add the padding after the header if this is not already done */
1269 padpos = ath9k_cmn_padpos(hdr->frame_control);
1270 padsize = padpos & 3;
1271 if (padsize && skb->len>padpos) {
1272 if (skb_headroom(skb) < padsize)
1274 skb_push(skb, padsize);
1275 memmove(skb->data, skb->data + padsize, padpos);
1278 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
1279 txctl.txq = &sc->tx.txq[qnum];
1281 ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
1283 if (ath_tx_start(hw, skb, &txctl) != 0) {
1284 ath_print(common, ATH_DBG_XMIT, "TX failed\n");
1290 dev_kfree_skb_any(skb);
1294 static void ath9k_stop(struct ieee80211_hw *hw)
1296 struct ath_wiphy *aphy = hw->priv;
1297 struct ath_softc *sc = aphy->sc;
1298 struct ath_hw *ah = sc->sc_ah;
1299 struct ath_common *common = ath9k_hw_common(ah);
1302 mutex_lock(&sc->mutex);
1304 aphy->state = ATH_WIPHY_INACTIVE;
1307 cancel_delayed_work_sync(&sc->ath_led_blink_work);
1309 cancel_delayed_work_sync(&sc->tx_complete_work);
1310 cancel_work_sync(&sc->paprd_work);
1311 cancel_work_sync(&sc->hw_check_work);
1313 for (i = 0; i < sc->num_sec_wiphy; i++) {
1314 if (sc->sec_wiphy[i])
1318 if (i == sc->num_sec_wiphy) {
1319 cancel_delayed_work_sync(&sc->wiphy_work);
1320 cancel_work_sync(&sc->chan_work);
1323 if (sc->sc_flags & SC_OP_INVALID) {
1324 ath_print(common, ATH_DBG_ANY, "Device not present\n");
1325 mutex_unlock(&sc->mutex);
1329 if (ath9k_wiphy_started(sc)) {
1330 mutex_unlock(&sc->mutex);
1331 return; /* another wiphy still in use */
1334 /* Ensure HW is awake when we try to shut it down. */
1335 ath9k_ps_wakeup(sc);
1337 if (ah->btcoex_hw.enabled) {
1338 ath9k_hw_btcoex_disable(ah);
1339 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1340 ath9k_btcoex_timer_pause(sc);
1343 /* make sure h/w will not generate any interrupt
1344 * before setting the invalid flag. */
1345 ath9k_hw_set_interrupts(ah, 0);
1347 if (!(sc->sc_flags & SC_OP_INVALID)) {
1348 ath_drain_all_txq(sc, false);
1350 ath9k_hw_phy_disable(ah);
1352 sc->rx.rxlink = NULL;
1354 /* disable HAL and put h/w to sleep */
1355 ath9k_hw_disable(ah);
1356 ath9k_hw_configpcipowersave(ah, 1, 1);
1357 ath9k_ps_restore(sc);
1359 /* Finally, put the chip in FULL SLEEP mode */
1360 ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1362 sc->sc_flags |= SC_OP_INVALID;
1364 mutex_unlock(&sc->mutex);
1366 ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
1369 static int ath9k_add_interface(struct ieee80211_hw *hw,
1370 struct ieee80211_vif *vif)
1372 struct ath_wiphy *aphy = hw->priv;
1373 struct ath_softc *sc = aphy->sc;
1374 struct ath_hw *ah = sc->sc_ah;
1375 struct ath_common *common = ath9k_hw_common(ah);
1376 struct ath_vif *avp = (void *)vif->drv_priv;
1377 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
1380 mutex_lock(&sc->mutex);
1382 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
1388 switch (vif->type) {
1389 case NL80211_IFTYPE_STATION:
1390 ic_opmode = NL80211_IFTYPE_STATION;
1392 case NL80211_IFTYPE_ADHOC:
1393 case NL80211_IFTYPE_AP:
1394 case NL80211_IFTYPE_MESH_POINT:
1395 if (sc->nbcnvifs >= ATH_BCBUF) {
1399 ic_opmode = vif->type;
1402 ath_print(common, ATH_DBG_FATAL,
1403 "Interface type %d not yet supported\n", vif->type);
1408 ath_print(common, ATH_DBG_CONFIG,
1409 "Attach a VIF of type: %d\n", ic_opmode);
1411 /* Set the VIF opmode */
1412 avp->av_opmode = ic_opmode;
1417 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
1418 ath9k_set_bssid_mask(hw);
1421 goto out; /* skip global settings for secondary vif */
1423 if (ic_opmode == NL80211_IFTYPE_AP) {
1424 ath9k_hw_set_tsfadjust(ah, 1);
1425 sc->sc_flags |= SC_OP_TSF_RESET;
1428 /* Set the device opmode */
1429 ah->opmode = ic_opmode;
1432 * Enable MIB interrupts when there are hardware phy counters.
1433 * Note we only do this (at the moment) for station mode.
1435 if ((vif->type == NL80211_IFTYPE_STATION) ||
1436 (vif->type == NL80211_IFTYPE_ADHOC) ||
1437 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
1438 if (ah->config.enable_ani)
1439 ah->imask |= ATH9K_INT_MIB;
1440 ah->imask |= ATH9K_INT_TSFOOR;
1443 ath9k_hw_set_interrupts(ah, ah->imask);
1445 if (vif->type == NL80211_IFTYPE_AP ||
1446 vif->type == NL80211_IFTYPE_ADHOC ||
1447 vif->type == NL80211_IFTYPE_MONITOR) {
1448 sc->sc_flags |= SC_OP_ANI_RUN;
1449 ath_start_ani(common);
1453 mutex_unlock(&sc->mutex);
1457 static void ath9k_remove_interface(struct ieee80211_hw *hw,
1458 struct ieee80211_vif *vif)
1460 struct ath_wiphy *aphy = hw->priv;
1461 struct ath_softc *sc = aphy->sc;
1462 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1463 struct ath_vif *avp = (void *)vif->drv_priv;
1466 ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
1468 mutex_lock(&sc->mutex);
1471 sc->sc_flags &= ~SC_OP_ANI_RUN;
1472 del_timer_sync(&common->ani.timer);
1474 /* Reclaim beacon resources */
1475 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
1476 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
1477 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
1478 ath9k_ps_wakeup(sc);
1479 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1480 ath9k_ps_restore(sc);
1483 ath_beacon_return(sc, avp);
1484 sc->sc_flags &= ~SC_OP_BEACONS;
1486 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1487 if (sc->beacon.bslot[i] == vif) {
1488 printk(KERN_DEBUG "%s: vif had allocated beacon "
1489 "slot\n", __func__);
1490 sc->beacon.bslot[i] = NULL;
1491 sc->beacon.bslot_aphy[i] = NULL;
1497 mutex_unlock(&sc->mutex);
1500 void ath9k_enable_ps(struct ath_softc *sc)
1502 struct ath_hw *ah = sc->sc_ah;
1504 sc->ps_enabled = true;
1505 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1506 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1507 ah->imask |= ATH9K_INT_TIM_TIMER;
1508 ath9k_hw_set_interrupts(ah, ah->imask);
1510 ath9k_hw_setrxabort(ah, 1);
1514 static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
1516 struct ath_wiphy *aphy = hw->priv;
1517 struct ath_softc *sc = aphy->sc;
1518 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1519 struct ieee80211_conf *conf = &hw->conf;
1520 struct ath_hw *ah = sc->sc_ah;
1523 mutex_lock(&sc->mutex);
1526 * Leave this as the first check because we need to turn on the
1527 * radio if it was disabled before prior to processing the rest
1528 * of the changes. Likewise we must only disable the radio towards
1531 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
1533 bool all_wiphys_idle;
1534 bool idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1536 spin_lock_bh(&sc->wiphy_lock);
1537 all_wiphys_idle = ath9k_all_wiphys_idle(sc);
1538 ath9k_set_wiphy_idle(aphy, idle);
1540 enable_radio = (!idle && all_wiphys_idle);
1543 * After we unlock here its possible another wiphy
1544 * can be re-renabled so to account for that we will
1545 * only disable the radio toward the end of this routine
1546 * if by then all wiphys are still idle.
1548 spin_unlock_bh(&sc->wiphy_lock);
1551 sc->ps_idle = false;
1552 ath_radio_enable(sc, hw);
1553 ath_print(common, ATH_DBG_CONFIG,
1554 "not-idle: enabling radio\n");
1559 * We just prepare to enable PS. We have to wait until our AP has
1560 * ACK'd our null data frame to disable RX otherwise we'll ignore
1561 * those ACKs and end up retransmitting the same null data frames.
1562 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1564 if (changed & IEEE80211_CONF_CHANGE_PS) {
1565 if (conf->flags & IEEE80211_CONF_PS) {
1566 sc->ps_flags |= PS_ENABLED;
1568 * At this point we know hardware has received an ACK
1569 * of a previously sent null data frame.
1571 if ((sc->ps_flags & PS_NULLFUNC_COMPLETED)) {
1572 sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
1573 ath9k_enable_ps(sc);
1576 sc->ps_enabled = false;
1577 sc->ps_flags &= ~(PS_ENABLED |
1578 PS_NULLFUNC_COMPLETED);
1579 ath9k_setpower(sc, ATH9K_PM_AWAKE);
1580 if (!(ah->caps.hw_caps &
1581 ATH9K_HW_CAP_AUTOSLEEP)) {
1582 ath9k_hw_setrxabort(sc->sc_ah, 0);
1583 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1585 PS_WAIT_FOR_PSPOLL_DATA |
1586 PS_WAIT_FOR_TX_ACK);
1587 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1588 ah->imask &= ~ATH9K_INT_TIM_TIMER;
1589 ath9k_hw_set_interrupts(sc->sc_ah,
1596 if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1597 if (conf->flags & IEEE80211_CONF_MONITOR) {
1598 ath_print(common, ATH_DBG_CONFIG,
1599 "HW opmode set to Monitor mode\n");
1600 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1604 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
1605 struct ieee80211_channel *curchan = hw->conf.channel;
1606 int pos = curchan->hw_value;
1608 aphy->chan_idx = pos;
1609 aphy->chan_is_ht = conf_is_ht(conf);
1610 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1611 sc->sc_flags |= SC_OP_OFFCHANNEL;
1613 sc->sc_flags &= ~SC_OP_OFFCHANNEL;
1615 if (aphy->state == ATH_WIPHY_SCAN ||
1616 aphy->state == ATH_WIPHY_ACTIVE)
1617 ath9k_wiphy_pause_all_forced(sc, aphy);
1620 * Do not change operational channel based on a paused
1623 goto skip_chan_change;
1626 ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
1627 curchan->center_freq);
1629 /* XXX: remove me eventualy */
1630 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
1632 ath_update_chainmask(sc, conf_is_ht(conf));
1634 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
1635 ath_print(common, ATH_DBG_FATAL,
1636 "Unable to set channel\n");
1637 mutex_unlock(&sc->mutex);
1643 if (changed & IEEE80211_CONF_CHANGE_POWER) {
1644 sc->config.txpowlimit = 2 * conf->power_level;
1645 ath_update_txpow(sc);
1648 spin_lock_bh(&sc->wiphy_lock);
1649 disable_radio = ath9k_all_wiphys_idle(sc);
1650 spin_unlock_bh(&sc->wiphy_lock);
1652 if (disable_radio) {
1653 ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
1655 ath_radio_disable(sc, hw);
1658 mutex_unlock(&sc->mutex);
1663 #define SUPPORTED_FILTERS \
1664 (FIF_PROMISC_IN_BSS | \
1669 FIF_BCN_PRBRESP_PROMISC | \
1672 /* FIXME: sc->sc_full_reset ? */
1673 static void ath9k_configure_filter(struct ieee80211_hw *hw,
1674 unsigned int changed_flags,
1675 unsigned int *total_flags,
1678 struct ath_wiphy *aphy = hw->priv;
1679 struct ath_softc *sc = aphy->sc;
1682 changed_flags &= SUPPORTED_FILTERS;
1683 *total_flags &= SUPPORTED_FILTERS;
1685 sc->rx.rxfilter = *total_flags;
1686 ath9k_ps_wakeup(sc);
1687 rfilt = ath_calcrxfilter(sc);
1688 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
1689 ath9k_ps_restore(sc);
1691 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
1692 "Set HW RX filter: 0x%x\n", rfilt);
1695 static int ath9k_sta_add(struct ieee80211_hw *hw,
1696 struct ieee80211_vif *vif,
1697 struct ieee80211_sta *sta)
1699 struct ath_wiphy *aphy = hw->priv;
1700 struct ath_softc *sc = aphy->sc;
1702 ath_node_attach(sc, sta);
1707 static int ath9k_sta_remove(struct ieee80211_hw *hw,
1708 struct ieee80211_vif *vif,
1709 struct ieee80211_sta *sta)
1711 struct ath_wiphy *aphy = hw->priv;
1712 struct ath_softc *sc = aphy->sc;
1714 ath_node_detach(sc, sta);
1719 static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
1720 const struct ieee80211_tx_queue_params *params)
1722 struct ath_wiphy *aphy = hw->priv;
1723 struct ath_softc *sc = aphy->sc;
1724 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1725 struct ath9k_tx_queue_info qi;
1728 if (queue >= WME_NUM_AC)
1731 mutex_lock(&sc->mutex);
1733 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1735 qi.tqi_aifs = params->aifs;
1736 qi.tqi_cwmin = params->cw_min;
1737 qi.tqi_cwmax = params->cw_max;
1738 qi.tqi_burstTime = params->txop;
1739 qnum = ath_get_hal_qnum(queue, sc);
1741 ath_print(common, ATH_DBG_CONFIG,
1742 "Configure tx [queue/halq] [%d/%d], "
1743 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1744 queue, qnum, params->aifs, params->cw_min,
1745 params->cw_max, params->txop);
1747 ret = ath_txq_update(sc, qnum, &qi);
1749 ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
1751 if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
1752 if ((qnum == sc->tx.hwq_map[WME_AC_BE]) && !ret)
1753 ath_beaconq_config(sc);
1755 mutex_unlock(&sc->mutex);
1760 static int ath9k_set_key(struct ieee80211_hw *hw,
1761 enum set_key_cmd cmd,
1762 struct ieee80211_vif *vif,
1763 struct ieee80211_sta *sta,
1764 struct ieee80211_key_conf *key)
1766 struct ath_wiphy *aphy = hw->priv;
1767 struct ath_softc *sc = aphy->sc;
1768 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1771 if (modparam_nohwcrypt)
1774 mutex_lock(&sc->mutex);
1775 ath9k_ps_wakeup(sc);
1776 ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
1780 ret = ath9k_cmn_key_config(common, vif, sta, key);
1782 key->hw_key_idx = ret;
1783 /* push IV and Michael MIC generation to stack */
1784 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
1785 if (key->alg == ALG_TKIP)
1786 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
1787 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
1788 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
1793 ath9k_cmn_key_delete(common, key);
1799 ath9k_ps_restore(sc);
1800 mutex_unlock(&sc->mutex);
1805 static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1806 struct ieee80211_vif *vif,
1807 struct ieee80211_bss_conf *bss_conf,
1810 struct ath_wiphy *aphy = hw->priv;
1811 struct ath_softc *sc = aphy->sc;
1812 struct ath_hw *ah = sc->sc_ah;
1813 struct ath_common *common = ath9k_hw_common(ah);
1814 struct ath_vif *avp = (void *)vif->drv_priv;
1818 mutex_lock(&sc->mutex);
1820 if (changed & BSS_CHANGED_BSSID) {
1822 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1823 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
1825 ath9k_hw_write_associd(ah);
1827 /* Set aggregation protection mode parameters */
1828 sc->config.ath_aggr_prot = 0;
1830 /* Only legacy IBSS for now */
1831 if (vif->type == NL80211_IFTYPE_ADHOC)
1832 ath_update_chainmask(sc, 0);
1834 ath_print(common, ATH_DBG_CONFIG,
1835 "BSSID: %pM aid: 0x%x\n",
1836 common->curbssid, common->curaid);
1838 /* need to reconfigure the beacon */
1839 sc->sc_flags &= ~SC_OP_BEACONS ;
1842 /* Enable transmission of beacons (AP, IBSS, MESH) */
1843 if ((changed & BSS_CHANGED_BEACON) ||
1844 ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
1845 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1846 error = ath_beacon_alloc(aphy, vif);
1848 ath_beacon_config(sc, vif);
1851 if (changed & BSS_CHANGED_ERP_SLOT) {
1852 if (bss_conf->use_short_slot)
1856 if (vif->type == NL80211_IFTYPE_AP) {
1858 * Defer update, so that connected stations can adjust
1859 * their settings at the same time.
1860 * See beacon.c for more details
1862 sc->beacon.slottime = slottime;
1863 sc->beacon.updateslot = UPDATE;
1865 ah->slottime = slottime;
1866 ath9k_hw_init_global_settings(ah);
1870 /* Disable transmission of beacons */
1871 if ((changed & BSS_CHANGED_BEACON_ENABLED) && !bss_conf->enable_beacon)
1872 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1874 if (changed & BSS_CHANGED_BEACON_INT) {
1875 sc->beacon_interval = bss_conf->beacon_int;
1877 * In case of AP mode, the HW TSF has to be reset
1878 * when the beacon interval changes.
1880 if (vif->type == NL80211_IFTYPE_AP) {
1881 sc->sc_flags |= SC_OP_TSF_RESET;
1882 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1883 error = ath_beacon_alloc(aphy, vif);
1885 ath_beacon_config(sc, vif);
1887 ath_beacon_config(sc, vif);
1891 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1892 ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
1893 bss_conf->use_short_preamble);
1894 if (bss_conf->use_short_preamble)
1895 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
1897 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
1900 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1901 ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
1902 bss_conf->use_cts_prot);
1903 if (bss_conf->use_cts_prot &&
1904 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
1905 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
1907 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
1910 if (changed & BSS_CHANGED_ASSOC) {
1911 ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
1913 ath9k_bss_assoc_info(sc, vif, bss_conf);
1916 mutex_unlock(&sc->mutex);
1919 static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
1922 struct ath_wiphy *aphy = hw->priv;
1923 struct ath_softc *sc = aphy->sc;
1925 mutex_lock(&sc->mutex);
1926 tsf = ath9k_hw_gettsf64(sc->sc_ah);
1927 mutex_unlock(&sc->mutex);
1932 static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
1934 struct ath_wiphy *aphy = hw->priv;
1935 struct ath_softc *sc = aphy->sc;
1937 mutex_lock(&sc->mutex);
1938 ath9k_hw_settsf64(sc->sc_ah, tsf);
1939 mutex_unlock(&sc->mutex);
1942 static void ath9k_reset_tsf(struct ieee80211_hw *hw)
1944 struct ath_wiphy *aphy = hw->priv;
1945 struct ath_softc *sc = aphy->sc;
1947 mutex_lock(&sc->mutex);
1949 ath9k_ps_wakeup(sc);
1950 ath9k_hw_reset_tsf(sc->sc_ah);
1951 ath9k_ps_restore(sc);
1953 mutex_unlock(&sc->mutex);
1956 static int ath9k_ampdu_action(struct ieee80211_hw *hw,
1957 struct ieee80211_vif *vif,
1958 enum ieee80211_ampdu_mlme_action action,
1959 struct ieee80211_sta *sta,
1962 struct ath_wiphy *aphy = hw->priv;
1963 struct ath_softc *sc = aphy->sc;
1969 case IEEE80211_AMPDU_RX_START:
1970 if (!(sc->sc_flags & SC_OP_RXAGGR))
1973 case IEEE80211_AMPDU_RX_STOP:
1975 case IEEE80211_AMPDU_TX_START:
1976 ath9k_ps_wakeup(sc);
1977 ath_tx_aggr_start(sc, sta, tid, ssn);
1978 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1979 ath9k_ps_restore(sc);
1981 case IEEE80211_AMPDU_TX_STOP:
1982 ath9k_ps_wakeup(sc);
1983 ath_tx_aggr_stop(sc, sta, tid);
1984 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1985 ath9k_ps_restore(sc);
1987 case IEEE80211_AMPDU_TX_OPERATIONAL:
1988 ath9k_ps_wakeup(sc);
1989 ath_tx_aggr_resume(sc, sta, tid);
1990 ath9k_ps_restore(sc);
1993 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1994 "Unknown AMPDU action\n");
2002 static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2003 struct survey_info *survey)
2005 struct ath_wiphy *aphy = hw->priv;
2006 struct ath_softc *sc = aphy->sc;
2007 struct ath_hw *ah = sc->sc_ah;
2008 struct ath_common *common = ath9k_hw_common(ah);
2009 struct ieee80211_conf *conf = &hw->conf;
2014 survey->channel = conf->channel;
2015 survey->filled = SURVEY_INFO_NOISE_DBM;
2016 survey->noise = common->ani.noise_floor;
2021 static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2023 struct ath_wiphy *aphy = hw->priv;
2024 struct ath_softc *sc = aphy->sc;
2026 mutex_lock(&sc->mutex);
2027 if (ath9k_wiphy_scanning(sc)) {
2029 * There is a race here in mac80211 but fixing it requires
2030 * we revisit how we handle the scan complete callback.
2031 * After mac80211 fixes we will not have configured hardware
2032 * to the home channel nor would we have configured the RX
2035 mutex_unlock(&sc->mutex);
2039 aphy->state = ATH_WIPHY_SCAN;
2040 ath9k_wiphy_pause_all_forced(sc, aphy);
2041 sc->sc_flags |= SC_OP_SCANNING;
2042 mutex_unlock(&sc->mutex);
2046 * XXX: this requires a revisit after the driver
2047 * scan_complete gets moved to another place/removed in mac80211.
2049 static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2051 struct ath_wiphy *aphy = hw->priv;
2052 struct ath_softc *sc = aphy->sc;
2054 mutex_lock(&sc->mutex);
2055 aphy->state = ATH_WIPHY_ACTIVE;
2056 sc->sc_flags &= ~SC_OP_SCANNING;
2057 mutex_unlock(&sc->mutex);
2060 static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2062 struct ath_wiphy *aphy = hw->priv;
2063 struct ath_softc *sc = aphy->sc;
2064 struct ath_hw *ah = sc->sc_ah;
2066 mutex_lock(&sc->mutex);
2067 ah->coverage_class = coverage_class;
2068 ath9k_hw_init_global_settings(ah);
2069 mutex_unlock(&sc->mutex);
2072 struct ieee80211_ops ath9k_ops = {
2074 .start = ath9k_start,
2076 .add_interface = ath9k_add_interface,
2077 .remove_interface = ath9k_remove_interface,
2078 .config = ath9k_config,
2079 .configure_filter = ath9k_configure_filter,
2080 .sta_add = ath9k_sta_add,
2081 .sta_remove = ath9k_sta_remove,
2082 .conf_tx = ath9k_conf_tx,
2083 .bss_info_changed = ath9k_bss_info_changed,
2084 .set_key = ath9k_set_key,
2085 .get_tsf = ath9k_get_tsf,
2086 .set_tsf = ath9k_set_tsf,
2087 .reset_tsf = ath9k_reset_tsf,
2088 .ampdu_action = ath9k_ampdu_action,
2089 .get_survey = ath9k_get_survey,
2090 .sw_scan_start = ath9k_sw_scan_start,
2091 .sw_scan_complete = ath9k_sw_scan_complete,
2092 .rfkill_poll = ath9k_rfkill_poll_state,
2093 .set_coverage_class = ath9k_set_coverage_class,