2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
14 #include <linux/types.h>
15 #include <linux/kernel.h>
16 #include <linux/export.h>
17 #include <linux/pci.h>
18 #include <linux/init.h>
19 #include <linux/delay.h>
20 #include <linux/acpi.h>
21 #include <linux/kallsyms.h>
22 #include <linux/dmi.h>
23 #include <linux/pci-aspm.h>
24 #include <linux/ioport.h>
25 #include <linux/sched.h>
26 #include <linux/ktime.h>
28 #include <asm/dma.h> /* isa_dma_bridge_buggy */
32 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
37 static void quirk_mmio_always_on(struct pci_dev *dev)
39 dev->mmio_always_on = 1;
41 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
44 /* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
48 static void quirk_mellanox_tavor(struct pci_dev *dev)
50 dev->broken_parity_status = 1; /* This device gives false positives */
52 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
55 /* Deal with broken BIOSes that neglect to enable passive release,
56 which can cause problems in combination with the 82441FX/PPro MTRRs */
57 static void quirk_passive_release(struct pci_dev *dev)
59 struct pci_dev *d = NULL;
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
67 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
69 pci_write_config_byte(d, 0x82, dlc);
73 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
76 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
78 ask them for me please -- Alan
80 This appears to be BIOS not version dependent. So presumably there is a
83 static void quirk_isa_dma_hangs(struct pci_dev *dev)
85 if (!isa_dma_bridge_buggy) {
86 isa_dma_bridge_buggy = 1;
87 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
94 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
97 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
98 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
106 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
120 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
123 * Chipsets where PCI->PCI transfers vanish or hang
125 static void quirk_nopcipci(struct pci_dev *dev)
127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
129 pci_pci_problems |= PCIPCI_FAIL;
132 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
135 static void quirk_nopciamd(struct pci_dev *dev)
138 pci_read_config_byte(dev, 0x08, &rev);
141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
142 pci_pci_problems |= PCIAGP_FAIL;
145 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
148 * Triton requires workarounds to be used by the drivers
150 static void quirk_triton(struct pci_dev *dev)
152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
154 pci_pci_problems |= PCIPCI_TRITON;
157 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
166 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
167 * the info on which Mr Breese based his work.
169 * Updated based on further information from the site and also on
170 * information provided by VIA
172 static void quirk_vialatency(struct pci_dev *dev)
176 /* Ok we have a potential problem chipset here. Now see if we have
177 a buggy southbridge */
179 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
181 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
182 /* Check for buggy part revisions */
183 if (p->revision < 0x40 || p->revision > 0x42)
186 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
187 if (p == NULL) /* No problem parts */
189 /* Check for buggy part revisions */
190 if (p->revision < 0x10 || p->revision > 0x12)
195 * Ok we have the problem. Now set the PCI master grant to
196 * occur every master grant. The apparent bug is that under high
197 * PCI load (quite common in Linux of course) you can get data
198 * loss when the CPU is held off the bus for 3 bus master requests
199 * This happens to include the IDE controllers....
201 * VIA only apply this fix when an SB Live! is present but under
202 * both Linux and Windows this isn't enough, and we have seen
203 * corruption without SB Live! but with things like 3 UDMA IDE
204 * controllers. So we ignore that bit of the VIA recommendation..
207 pci_read_config_byte(dev, 0x76, &busarb);
208 /* Set bit 4 and bi 5 of byte 76 to 0x01
209 "Master priority rotation on every PCI master grant */
212 pci_write_config_byte(dev, 0x76, busarb);
213 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
217 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
220 /* Must restore this on a resume from RAM */
221 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
226 * VIA Apollo VP3 needs ETBF on BT848/878
228 static void quirk_viaetbf(struct pci_dev *dev)
230 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
231 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
232 pci_pci_problems |= PCIPCI_VIAETBF;
235 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
237 static void quirk_vsfx(struct pci_dev *dev)
239 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
241 pci_pci_problems |= PCIPCI_VSFX;
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
247 * Ali Magik requires workarounds to be used by the drivers
248 * that DMA to AGP space. Latency must be set to 0xA and triton
249 * workaround applied too
250 * [Info kindly provided by ALi]
252 static void quirk_alimagik(struct pci_dev *dev)
254 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
255 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
256 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
263 * Natoma has some interesting boundary conditions with Zoran stuff
266 static void quirk_natoma(struct pci_dev *dev)
268 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
269 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
270 pci_pci_problems |= PCIPCI_NATOMA;
273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
275 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
276 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
278 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
281 * This chip can cause PCI parity errors if config register 0xA0 is read
282 * while DMAs are occurring.
284 static void quirk_citrine(struct pci_dev *dev)
286 dev->cfg_size = 0xA0;
288 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
291 * This chip can cause bus lockups if config addresses above 0x600
292 * are read or written.
294 static void quirk_nfp6000(struct pci_dev *dev)
296 dev->cfg_size = 0x600;
298 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
299 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
300 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
302 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
303 static void quirk_extend_bar_to_page(struct pci_dev *dev)
307 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
308 struct resource *r = &dev->resource[i];
310 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
311 r->end = PAGE_SIZE - 1;
313 r->flags |= IORESOURCE_UNSET;
314 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
322 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
323 * If it's needed, re-allocate the region.
325 static void quirk_s3_64M(struct pci_dev *dev)
327 struct resource *r = &dev->resource[0];
329 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
330 r->flags |= IORESOURCE_UNSET;
335 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
336 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
338 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
342 struct pci_bus_region bus_region;
343 struct resource *res = dev->resource + pos;
345 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion);
350 res->name = pci_name(dev);
351 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
353 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
354 region &= ~(size - 1);
356 /* Convert from PCI bus to resource space */
357 bus_region.start = region;
358 bus_region.end = region + size - 1;
359 pcibios_bus_to_resource(dev->bus, res, &bus_region);
361 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
362 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
366 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
367 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
368 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
369 * (which conflicts w/ BAR1's memory range).
371 * CS553x's ISA PCI BARs may also be read-only (ref:
372 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
374 static void quirk_cs5536_vsa(struct pci_dev *dev)
376 static char *name = "CS5536 ISA bridge";
378 if (pci_resource_len(dev, 0) != 8) {
379 quirk_io(dev, 0, 8, name); /* SMB */
380 quirk_io(dev, 1, 256, name); /* GPIO */
381 quirk_io(dev, 2, 64, name); /* MFGPT */
382 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
386 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
388 static void quirk_io_region(struct pci_dev *dev, int port,
389 unsigned size, int nr, const char *name)
392 struct pci_bus_region bus_region;
393 struct resource *res = dev->resource + nr;
395 pci_read_config_word(dev, port, ®ion);
396 region &= ~(size - 1);
401 res->name = pci_name(dev);
402 res->flags = IORESOURCE_IO;
404 /* Convert from PCI bus to resource space */
405 bus_region.start = region;
406 bus_region.end = region + size - 1;
407 pcibios_bus_to_resource(dev->bus, res, &bus_region);
409 if (!pci_claim_resource(dev, nr))
410 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
414 * ATI Northbridge setups MCE the processor if you even
415 * read somewhere between 0x3b0->0x3bb or read 0x3d3
417 static void quirk_ati_exploding_mce(struct pci_dev *dev)
419 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
420 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
421 request_region(0x3b0, 0x0C, "RadeonIGP");
422 request_region(0x3d3, 0x01, "RadeonIGP");
424 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
427 * In the AMD NL platform, this device ([1022:7912]) has a class code of
428 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
430 * But the dwc3 driver is a more specific driver for this device, and we'd
431 * prefer to use it instead of xhci. To prevent xhci from claiming the
432 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
433 * defines as "USB device (not host controller)". The dwc3 driver can then
434 * claim it based on its Vendor and Device ID.
436 static void quirk_amd_nl_class(struct pci_dev *pdev)
438 u32 class = pdev->class;
440 /* Use "USB Device (not host controller)" class */
441 pdev->class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe;
442 dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
445 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
449 * Let's make the southbridge information explicit instead
450 * of having to worry about people probing the ACPI areas,
451 * for example.. (Yes, it happens, and if you read the wrong
452 * ACPI register it will put the machine to sleep with no
453 * way of waking it up again. Bummer).
455 * ALI M7101: Two IO regions pointed to by words at
456 * 0xE0 (64 bytes of ACPI registers)
457 * 0xE2 (32 bytes of SMB registers)
459 static void quirk_ali7101_acpi(struct pci_dev *dev)
461 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
462 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
466 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
469 u32 mask, size, base;
471 pci_read_config_dword(dev, port, &devres);
472 if ((devres & enable) != enable)
474 mask = (devres >> 16) & 15;
475 base = devres & 0xffff;
478 unsigned bit = size >> 1;
479 if ((bit & mask) == bit)
484 * For now we only print it out. Eventually we'll want to
485 * reserve it (at least if it's in the 0x1000+ range), but
486 * let's get enough confirmation reports first.
489 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
493 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
496 u32 mask, size, base;
498 pci_read_config_dword(dev, port, &devres);
499 if ((devres & enable) != enable)
501 base = devres & 0xffff0000;
502 mask = (devres & 0x3f) << 16;
505 unsigned bit = size >> 1;
506 if ((bit & mask) == bit)
511 * For now we only print it out. Eventually we'll want to
512 * reserve it, but let's get enough confirmation reports first.
515 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
520 * PIIX4 ACPI: Two IO regions pointed to by longwords at
521 * 0x40 (64 bytes of ACPI registers)
522 * 0x90 (16 bytes of SMB registers)
523 * and a few strange programmable PIIX4 device resources.
525 static void quirk_piix4_acpi(struct pci_dev *dev)
529 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
530 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
532 /* Device resource A has enables for some of the other ones */
533 pci_read_config_dword(dev, 0x5c, &res_a);
535 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
536 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
538 /* Device resource D is just bitfields for static resources */
540 /* Device 12 enabled? */
541 if (res_a & (1 << 29)) {
542 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
543 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
545 /* Device 13 enabled? */
546 if (res_a & (1 << 30)) {
547 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
548 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
550 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
551 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
553 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
554 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
556 #define ICH_PMBASE 0x40
557 #define ICH_ACPI_CNTL 0x44
558 #define ICH4_ACPI_EN 0x10
559 #define ICH6_ACPI_EN 0x80
560 #define ICH4_GPIOBASE 0x58
561 #define ICH4_GPIO_CNTL 0x5c
562 #define ICH4_GPIO_EN 0x10
563 #define ICH6_GPIOBASE 0x48
564 #define ICH6_GPIO_CNTL 0x4c
565 #define ICH6_GPIO_EN 0x10
568 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
569 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
570 * 0x58 (64 bytes of GPIO I/O space)
572 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
577 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
578 * with low legacy (and fixed) ports. We don't know the decoding
579 * priority and can't tell whether the legacy device or the one created
580 * here is really at that address. This happens on boards with broken
584 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
585 if (enable & ICH4_ACPI_EN)
586 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
587 "ICH4 ACPI/GPIO/TCO");
589 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
590 if (enable & ICH4_GPIO_EN)
591 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
594 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
595 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
596 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
597 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
598 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
599 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
600 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
601 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
602 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
603 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
605 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
609 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
610 if (enable & ICH6_ACPI_EN)
611 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
612 "ICH6 ACPI/GPIO/TCO");
614 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
615 if (enable & ICH6_GPIO_EN)
616 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
620 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
625 pci_read_config_dword(dev, reg, &val);
633 * This is not correct. It is 16, 32 or 64 bytes depending on
634 * register D31:F0:ADh bits 5:4.
636 * But this gets us at least _part_ of it.
644 /* Just print it out for now. We should reserve it after more debugging */
645 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
648 static void quirk_ich6_lpc(struct pci_dev *dev)
650 /* Shared ACPI/GPIO decode with all ICH6+ */
651 ich6_lpc_acpi_gpio(dev);
653 /* ICH6-specific generic IO decode */
654 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
655 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
657 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
658 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
660 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
665 pci_read_config_dword(dev, reg, &val);
672 * IO base in bits 15:2, mask in bits 23:18, both
676 mask = (val >> 16) & 0xfc;
679 /* Just print it out for now. We should reserve it after more debugging */
680 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
683 /* ICH7-10 has the same common LPC generic IO decode registers */
684 static void quirk_ich7_lpc(struct pci_dev *dev)
686 /* We share the common ACPI/GPIO decode with ICH6 */
687 ich6_lpc_acpi_gpio(dev);
689 /* And have 4 ICH7+ generic decodes */
690 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
691 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
692 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
693 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
695 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
696 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
697 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
698 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
699 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
700 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
701 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
702 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
703 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
704 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
705 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
706 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
707 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
710 * VIA ACPI: One IO region pointed to by longword at
711 * 0x48 or 0x20 (256 bytes of ACPI registers)
713 static void quirk_vt82c586_acpi(struct pci_dev *dev)
715 if (dev->revision & 0x10)
716 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
719 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
722 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
723 * 0x48 (256 bytes of ACPI registers)
724 * 0x70 (128 bytes of hardware monitoring register)
725 * 0x90 (16 bytes of SMB registers)
727 static void quirk_vt82c686_acpi(struct pci_dev *dev)
729 quirk_vt82c586_acpi(dev);
731 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
734 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
736 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
739 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
740 * 0x88 (128 bytes of power management registers)
741 * 0xd0 (16 bytes of SMB registers)
743 static void quirk_vt8235_acpi(struct pci_dev *dev)
745 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
746 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
748 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
751 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
752 * Disable fast back-to-back on the secondary bus segment
754 static void quirk_xio2000a(struct pci_dev *dev)
756 struct pci_dev *pdev;
759 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
760 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
761 pci_read_config_word(pdev, PCI_COMMAND, &command);
762 if (command & PCI_COMMAND_FAST_BACK)
763 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
766 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
769 #ifdef CONFIG_X86_IO_APIC
771 #include <asm/io_apic.h>
774 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
775 * devices to the external APIC.
777 * TODO: When we have device-specific interrupt routers,
778 * this code will go away from quirks.
780 static void quirk_via_ioapic(struct pci_dev *dev)
785 tmp = 0; /* nothing routed to external APIC */
787 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
789 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
790 tmp == 0 ? "Disa" : "Ena");
792 /* Offset 0x58: External APIC IRQ output control */
793 pci_write_config_byte(dev, 0x58, tmp);
795 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
796 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
799 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
800 * This leads to doubled level interrupt rates.
801 * Set this bit to get rid of cycle wastage.
802 * Otherwise uncritical.
804 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
807 #define BYPASS_APIC_DEASSERT 8
809 pci_read_config_byte(dev, 0x5B, &misc_control2);
810 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
811 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
812 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
815 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
816 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
819 * The AMD io apic can hang the box when an apic irq is masked.
820 * We check all revs >= B0 (yet not in the pre production!) as the bug
821 * is currently marked NoFix
823 * We have multiple reports of hangs with this chipset that went away with
824 * noapic specified. For the moment we assume it's the erratum. We may be wrong
825 * of course. However the advice is demonstrably good even if so..
827 static void quirk_amd_ioapic(struct pci_dev *dev)
829 if (dev->revision >= 0x02) {
830 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
831 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
834 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
835 #endif /* CONFIG_X86_IO_APIC */
838 * Some settings of MMRBC can lead to data corruption so block changes.
839 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
841 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
843 if (dev->subordinate && dev->revision <= 0x12) {
844 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
846 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
849 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
852 * FIXME: it is questionable that quirk_via_acpi
853 * is needed. It shows up as an ISA bridge, and does not
854 * support the PCI_INTERRUPT_LINE register at all. Therefore
855 * it seems like setting the pci_dev's 'irq' to the
856 * value of the ACPI SCI interrupt is only done for convenience.
859 static void quirk_via_acpi(struct pci_dev *d)
862 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
865 pci_read_config_byte(d, 0x42, &irq);
867 if (irq && (irq != 2))
870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
871 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
875 * VIA bridges which have VLink
878 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
880 static void quirk_via_bridge(struct pci_dev *dev)
882 /* See what bridge we have and find the device ranges */
883 switch (dev->device) {
884 case PCI_DEVICE_ID_VIA_82C686:
885 /* The VT82C686 is special, it attaches to PCI and can have
886 any device number. All its subdevices are functions of
887 that single device. */
888 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
889 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
891 case PCI_DEVICE_ID_VIA_8237:
892 case PCI_DEVICE_ID_VIA_8237A:
893 via_vlink_dev_lo = 15;
895 case PCI_DEVICE_ID_VIA_8235:
896 via_vlink_dev_lo = 16;
898 case PCI_DEVICE_ID_VIA_8231:
899 case PCI_DEVICE_ID_VIA_8233_0:
900 case PCI_DEVICE_ID_VIA_8233A:
901 case PCI_DEVICE_ID_VIA_8233C_0:
902 via_vlink_dev_lo = 17;
906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
907 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
908 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
909 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
910 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
911 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
912 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
913 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
916 * quirk_via_vlink - VIA VLink IRQ number update
919 * If the device we are dealing with is on a PIC IRQ we need to
920 * ensure that the IRQ line register which usually is not relevant
921 * for PCI cards, is actually written so that interrupts get sent
922 * to the right place.
923 * We only do this on systems where a VIA south bridge was detected,
924 * and only for VIA devices on the motherboard (see quirk_via_bridge
928 static void quirk_via_vlink(struct pci_dev *dev)
932 /* Check if we have VLink at all */
933 if (via_vlink_dev_lo == -1)
938 /* Don't quirk interrupts outside the legacy IRQ range */
939 if (!new_irq || new_irq > 15)
942 /* Internal device ? */
943 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
944 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
947 /* This is an internal VLink device on a PIC interrupt. The BIOS
948 ought to have set this but may not have, so we redo it */
950 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
951 if (new_irq != irq) {
952 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
954 udelay(15); /* unknown if delay really needed */
955 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
958 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
961 * VIA VT82C598 has its device ID settable and many BIOSes
962 * set it to the ID of VT82C597 for backward compatibility.
963 * We need to switch it off to be able to recognize the real
966 static void quirk_vt82c598_id(struct pci_dev *dev)
968 pci_write_config_byte(dev, 0xfc, 0);
969 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
971 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
974 * CardBus controllers have a legacy base address that enables them
975 * to respond as i82365 pcmcia controllers. We don't want them to
976 * do this even if the Linux CardBus driver is not loaded, because
977 * the Linux i82365 driver does not (and should not) handle CardBus.
979 static void quirk_cardbus_legacy(struct pci_dev *dev)
981 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
983 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
984 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
985 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
986 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
989 * Following the PCI ordering rules is optional on the AMD762. I'm not
990 * sure what the designers were smoking but let's not inhale...
992 * To be fair to AMD, it follows the spec by default, its BIOS people
995 static void quirk_amd_ordering(struct pci_dev *dev)
998 pci_read_config_dword(dev, 0x4C, &pcic);
999 if ((pcic & 6) != 6) {
1001 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1002 pci_write_config_dword(dev, 0x4C, pcic);
1003 pci_read_config_dword(dev, 0x84, &pcic);
1004 pcic |= (1 << 23); /* Required in this mode */
1005 pci_write_config_dword(dev, 0x84, pcic);
1008 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1009 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1012 * DreamWorks provided workaround for Dunord I-3000 problem
1014 * This card decodes and responds to addresses not apparently
1015 * assigned to it. We force a larger allocation to ensure that
1016 * nothing gets put too close to it.
1018 static void quirk_dunord(struct pci_dev *dev)
1020 struct resource *r = &dev->resource[1];
1022 r->flags |= IORESOURCE_UNSET;
1026 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1029 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1030 * is subtractive decoding (transparent), and does indicate this
1031 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1034 static void quirk_transparent_bridge(struct pci_dev *dev)
1036 dev->transparent = 1;
1038 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1039 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1042 * Common misconfiguration of the MediaGX/Geode PCI master that will
1043 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1044 * datasheets found at http://www.national.com/analog for info on what
1045 * these bits do. <christer@weinigel.se>
1047 static void quirk_mediagx_master(struct pci_dev *dev)
1051 pci_read_config_byte(dev, 0x41, ®);
1054 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1056 pci_write_config_byte(dev, 0x41, reg);
1059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1060 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1063 * Ensure C0 rev restreaming is off. This is normally done by
1064 * the BIOS but in the odd case it is not the results are corruption
1065 * hence the presence of a Linux check
1067 static void quirk_disable_pxb(struct pci_dev *pdev)
1071 if (pdev->revision != 0x04) /* Only C0 requires this */
1073 pci_read_config_word(pdev, 0x40, &config);
1074 if (config & (1<<6)) {
1076 pci_write_config_word(pdev, 0x40, config);
1077 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1080 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1081 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1083 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1085 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1088 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1090 pci_read_config_byte(pdev, 0x40, &tmp);
1091 pci_write_config_byte(pdev, 0x40, tmp|1);
1092 pci_write_config_byte(pdev, 0x9, 1);
1093 pci_write_config_byte(pdev, 0xa, 6);
1094 pci_write_config_byte(pdev, 0x40, tmp);
1096 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1097 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1100 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1101 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1102 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1103 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1104 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1105 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1106 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1107 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1110 * Serverworks CSB5 IDE does not fully support native mode
1112 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1115 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1119 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1120 /* PCI layer will sort out resources */
1123 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1126 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1128 static void quirk_ide_samemode(struct pci_dev *pdev)
1132 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1134 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1135 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1138 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1141 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1144 * Some ATA devices break if put into D3
1147 static void quirk_no_ata_d3(struct pci_dev *pdev)
1149 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1151 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1152 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1153 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1154 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1155 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1156 /* ALi loses some register settings that we cannot then restore */
1157 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1158 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1159 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1160 occur when mode detecting */
1161 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1162 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1164 /* This was originally an Alpha specific thing, but it really fits here.
1165 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1167 static void quirk_eisa_bridge(struct pci_dev *dev)
1169 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1171 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1175 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1176 * is not activated. The myth is that Asus said that they do not want the
1177 * users to be irritated by just another PCI Device in the Win98 device
1178 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1179 * package 2.7.0 for details)
1181 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1182 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1183 * becomes necessary to do this tweak in two steps -- the chosen trigger
1184 * is either the Host bridge (preferred) or on-board VGA controller.
1186 * Note that we used to unhide the SMBus that way on Toshiba laptops
1187 * (Satellite A40 and Tecra M2) but then found that the thermal management
1188 * was done by SMM code, which could cause unsynchronized concurrent
1189 * accesses to the SMBus registers, with potentially bad effects. Thus you
1190 * should be very careful when adding new entries: if SMM is accessing the
1191 * Intel SMBus, this is a very good reason to leave it hidden.
1193 * Likewise, many recent laptops use ACPI for thermal management. If the
1194 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1195 * natively, and keeping the SMBus hidden is the right thing to do. If you
1196 * are about to add an entry in the table below, please first disassemble
1197 * the DSDT and double-check that there is no code accessing the SMBus.
1199 static int asus_hides_smbus;
1201 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1203 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1204 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1205 switch (dev->subsystem_device) {
1206 case 0x8025: /* P4B-LX */
1207 case 0x8070: /* P4B */
1208 case 0x8088: /* P4B533 */
1209 case 0x1626: /* L3C notebook */
1210 asus_hides_smbus = 1;
1212 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1213 switch (dev->subsystem_device) {
1214 case 0x80b1: /* P4GE-V */
1215 case 0x80b2: /* P4PE */
1216 case 0x8093: /* P4B533-V */
1217 asus_hides_smbus = 1;
1219 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1220 switch (dev->subsystem_device) {
1221 case 0x8030: /* P4T533 */
1222 asus_hides_smbus = 1;
1224 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1225 switch (dev->subsystem_device) {
1226 case 0x8070: /* P4G8X Deluxe */
1227 asus_hides_smbus = 1;
1229 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1230 switch (dev->subsystem_device) {
1231 case 0x80c9: /* PU-DLS */
1232 asus_hides_smbus = 1;
1234 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1235 switch (dev->subsystem_device) {
1236 case 0x1751: /* M2N notebook */
1237 case 0x1821: /* M5N notebook */
1238 case 0x1897: /* A6L notebook */
1239 asus_hides_smbus = 1;
1241 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1242 switch (dev->subsystem_device) {
1243 case 0x184b: /* W1N notebook */
1244 case 0x186a: /* M6Ne notebook */
1245 asus_hides_smbus = 1;
1247 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1248 switch (dev->subsystem_device) {
1249 case 0x80f2: /* P4P800-X */
1250 asus_hides_smbus = 1;
1252 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1253 switch (dev->subsystem_device) {
1254 case 0x1882: /* M6V notebook */
1255 case 0x1977: /* A6VA notebook */
1256 asus_hides_smbus = 1;
1258 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1259 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1260 switch (dev->subsystem_device) {
1261 case 0x088C: /* HP Compaq nc8000 */
1262 case 0x0890: /* HP Compaq nc6000 */
1263 asus_hides_smbus = 1;
1265 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1266 switch (dev->subsystem_device) {
1267 case 0x12bc: /* HP D330L */
1268 case 0x12bd: /* HP D530 */
1269 case 0x006a: /* HP Compaq nx9500 */
1270 asus_hides_smbus = 1;
1272 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1273 switch (dev->subsystem_device) {
1274 case 0x12bf: /* HP xw4100 */
1275 asus_hides_smbus = 1;
1277 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1278 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1279 switch (dev->subsystem_device) {
1280 case 0xC00C: /* Samsung P35 notebook */
1281 asus_hides_smbus = 1;
1283 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1284 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1285 switch (dev->subsystem_device) {
1286 case 0x0058: /* Compaq Evo N620c */
1287 asus_hides_smbus = 1;
1289 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1290 switch (dev->subsystem_device) {
1291 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1292 /* Motherboard doesn't have Host bridge
1293 * subvendor/subdevice IDs, therefore checking
1294 * its on-board VGA controller */
1295 asus_hides_smbus = 1;
1297 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1298 switch (dev->subsystem_device) {
1299 case 0x00b8: /* Compaq Evo D510 CMT */
1300 case 0x00b9: /* Compaq Evo D510 SFF */
1301 case 0x00ba: /* Compaq Evo D510 USDT */
1302 /* Motherboard doesn't have Host bridge
1303 * subvendor/subdevice IDs and on-board VGA
1304 * controller is disabled if an AGP card is
1305 * inserted, therefore checking USB UHCI
1307 asus_hides_smbus = 1;
1309 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1310 switch (dev->subsystem_device) {
1311 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1312 /* Motherboard doesn't have host bridge
1313 * subvendor/subdevice IDs, therefore checking
1314 * its on-board VGA controller */
1315 asus_hides_smbus = 1;
1319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1320 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1321 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1322 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1323 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1324 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1325 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1326 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1327 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1328 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1330 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1331 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1332 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1334 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1338 if (likely(!asus_hides_smbus))
1341 pci_read_config_word(dev, 0xF2, &val);
1343 pci_write_config_word(dev, 0xF2, val & (~0x8));
1344 pci_read_config_word(dev, 0xF2, &val);
1346 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1349 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1352 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1353 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1354 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1355 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1356 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1357 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1358 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1359 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1360 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1361 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1362 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1363 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1364 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1365 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1367 /* It appears we just have one such device. If not, we have a warning */
1368 static void __iomem *asus_rcba_base;
1369 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1373 if (likely(!asus_hides_smbus))
1375 WARN_ON(asus_rcba_base);
1377 pci_read_config_dword(dev, 0xF0, &rcba);
1378 /* use bits 31:14, 16 kB aligned */
1379 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1380 if (asus_rcba_base == NULL)
1384 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1388 if (likely(!asus_hides_smbus || !asus_rcba_base))
1390 /* read the Function Disable register, dword mode only */
1391 val = readl(asus_rcba_base + 0x3418);
1392 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1395 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1397 if (likely(!asus_hides_smbus || !asus_rcba_base))
1399 iounmap(asus_rcba_base);
1400 asus_rcba_base = NULL;
1401 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1404 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1406 asus_hides_smbus_lpc_ich6_suspend(dev);
1407 asus_hides_smbus_lpc_ich6_resume_early(dev);
1408 asus_hides_smbus_lpc_ich6_resume(dev);
1410 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1411 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1412 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1413 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1416 * SiS 96x south bridge: BIOS typically hides SMBus device...
1418 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1421 pci_read_config_byte(dev, 0x77, &val);
1423 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1424 pci_write_config_byte(dev, 0x77, val & ~0x10);
1427 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1428 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1429 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1430 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1431 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1432 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1433 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1434 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1437 * ... This is further complicated by the fact that some SiS96x south
1438 * bridges pretend to be 85C503/5513 instead. In that case see if we
1439 * spotted a compatible north bridge to make sure.
1440 * (pci_find_device doesn't work yet)
1442 * We can also enable the sis96x bit in the discovery register..
1444 #define SIS_DETECT_REGISTER 0x40
1446 static void quirk_sis_503(struct pci_dev *dev)
1451 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1452 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1453 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1454 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1455 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1460 * Ok, it now shows up as a 96x.. run the 96x quirk by
1461 * hand in case it has already been processed.
1462 * (depends on link order, which is apparently not guaranteed)
1464 dev->device = devid;
1465 quirk_sis_96x_smbus(dev);
1467 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1468 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1472 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1473 * and MC97 modem controller are disabled when a second PCI soundcard is
1474 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1477 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1480 int asus_hides_ac97 = 0;
1482 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1483 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1484 asus_hides_ac97 = 1;
1487 if (!asus_hides_ac97)
1490 pci_read_config_byte(dev, 0x50, &val);
1492 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1493 pci_read_config_byte(dev, 0x50, &val);
1495 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1498 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1501 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1502 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1504 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1507 * If we are using libata we can drive this chip properly but must
1508 * do this early on to make the additional device appear during
1511 static void quirk_jmicron_ata(struct pci_dev *pdev)
1513 u32 conf1, conf5, class;
1516 /* Only poke fn 0 */
1517 if (PCI_FUNC(pdev->devfn))
1520 pci_read_config_dword(pdev, 0x40, &conf1);
1521 pci_read_config_dword(pdev, 0x80, &conf5);
1523 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1524 conf5 &= ~(1 << 24); /* Clear bit 24 */
1526 switch (pdev->device) {
1527 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1528 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1529 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1530 /* The controller should be in single function ahci mode */
1531 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1534 case PCI_DEVICE_ID_JMICRON_JMB365:
1535 case PCI_DEVICE_ID_JMICRON_JMB366:
1536 /* Redirect IDE second PATA port to the right spot */
1539 case PCI_DEVICE_ID_JMICRON_JMB361:
1540 case PCI_DEVICE_ID_JMICRON_JMB363:
1541 case PCI_DEVICE_ID_JMICRON_JMB369:
1542 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1543 /* Set the class codes correctly and then direct IDE 0 */
1544 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1547 case PCI_DEVICE_ID_JMICRON_JMB368:
1548 /* The controller should be in single function IDE mode */
1549 conf1 |= 0x00C00000; /* Set 22, 23 */
1553 pci_write_config_dword(pdev, 0x40, conf1);
1554 pci_write_config_dword(pdev, 0x80, conf5);
1556 /* Update pdev accordingly */
1557 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1558 pdev->hdr_type = hdr & 0x7f;
1559 pdev->multifunction = !!(hdr & 0x80);
1561 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1562 pdev->class = class >> 8;
1564 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1565 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1566 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1567 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1568 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1569 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1570 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1571 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1572 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1573 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1574 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1575 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1576 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1577 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1578 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1579 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1580 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1581 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1585 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1587 if (dev->multifunction) {
1588 device_disable_async_suspend(&dev->dev);
1589 dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1592 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1593 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1594 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1597 #ifdef CONFIG_X86_IO_APIC
1598 static void quirk_alder_ioapic(struct pci_dev *pdev)
1602 if ((pdev->class >> 8) != 0xff00)
1605 /* the first BAR is the location of the IO APIC...we must
1606 * not touch this (and it's already covered by the fixmap), so
1607 * forcibly insert it into the resource tree */
1608 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1609 insert_resource(&iomem_resource, &pdev->resource[0]);
1611 /* The next five BARs all seem to be rubbish, so just clean
1613 for (i = 1; i < 6; i++)
1614 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1616 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1619 static void quirk_pcie_mch(struct pci_dev *pdev)
1623 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1624 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1625 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1629 * It's possible for the MSI to get corrupted if shpc and acpi
1630 * are used together on certain PXH-based systems.
1632 static void quirk_pcie_pxh(struct pci_dev *dev)
1635 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1637 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1638 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1639 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1640 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1641 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1644 * Some Intel PCI Express chipsets have trouble with downstream
1645 * device power management.
1647 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1649 pci_pm_d3_delay = 120;
1653 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1654 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1655 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1656 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1657 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1658 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1659 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1660 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1661 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1662 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1663 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1664 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1665 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1666 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1667 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1668 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1669 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1670 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1671 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1672 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1673 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1675 #ifdef CONFIG_X86_IO_APIC
1677 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1678 * remap the original interrupt in the linux kernel to the boot interrupt, so
1679 * that a PCI device's interrupt handler is installed on the boot interrupt
1682 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1684 if (noioapicquirk || noioapicreroute)
1687 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1688 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1689 dev->vendor, dev->device);
1691 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1692 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1693 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1694 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1695 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1696 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1697 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1698 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1699 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1700 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1701 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1702 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1703 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1704 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1705 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1706 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1709 * On some chipsets we can disable the generation of legacy INTx boot
1714 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1715 * 300641-004US, section 5.7.3.
1717 #define INTEL_6300_IOAPIC_ABAR 0x40
1718 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1720 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1722 u16 pci_config_word;
1727 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1728 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1729 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1731 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1732 dev->vendor, dev->device);
1734 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1735 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1738 * disable boot interrupts on HT-1000
1740 #define BC_HT1000_FEATURE_REG 0x64
1741 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1742 #define BC_HT1000_MAP_IDX 0xC00
1743 #define BC_HT1000_MAP_DATA 0xC01
1745 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1747 u32 pci_config_dword;
1753 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1754 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1755 BC_HT1000_PIC_REGS_ENABLE);
1757 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1758 outb(irq, BC_HT1000_MAP_IDX);
1759 outb(0x00, BC_HT1000_MAP_DATA);
1762 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1764 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1765 dev->vendor, dev->device);
1767 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1768 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1771 * disable boot interrupts on AMD and ATI chipsets
1774 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1775 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1776 * (due to an erratum).
1778 #define AMD_813X_MISC 0x40
1779 #define AMD_813X_NOIOAMODE (1<<0)
1780 #define AMD_813X_REV_B1 0x12
1781 #define AMD_813X_REV_B2 0x13
1783 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1785 u32 pci_config_dword;
1789 if ((dev->revision == AMD_813X_REV_B1) ||
1790 (dev->revision == AMD_813X_REV_B2))
1793 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1794 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1795 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1797 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1798 dev->vendor, dev->device);
1800 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1801 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1802 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1803 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1805 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1807 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1809 u16 pci_config_word;
1814 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1815 if (!pci_config_word) {
1816 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1817 dev->vendor, dev->device);
1820 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1821 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1822 dev->vendor, dev->device);
1824 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1825 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1826 #endif /* CONFIG_X86_IO_APIC */
1829 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1830 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1831 * Re-allocate the region if needed...
1833 static void quirk_tc86c001_ide(struct pci_dev *dev)
1835 struct resource *r = &dev->resource[0];
1837 if (r->start & 0x8) {
1838 r->flags |= IORESOURCE_UNSET;
1843 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1844 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1845 quirk_tc86c001_ide);
1848 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1849 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1850 * being read correctly if bit 7 of the base address is set.
1851 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1852 * Re-allocate the regions to a 256-byte boundary if necessary.
1854 static void quirk_plx_pci9050(struct pci_dev *dev)
1858 /* Fixed in revision 2 (PCI 9052). */
1859 if (dev->revision >= 2)
1861 for (bar = 0; bar <= 1; bar++)
1862 if (pci_resource_len(dev, bar) == 0x80 &&
1863 (pci_resource_start(dev, bar) & 0x80)) {
1864 struct resource *r = &dev->resource[bar];
1865 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
1867 r->flags |= IORESOURCE_UNSET;
1872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1875 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1876 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1877 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1878 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1880 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1883 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1884 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
1886 static void quirk_netmos(struct pci_dev *dev)
1888 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1889 unsigned int num_serial = dev->subsystem_device & 0xf;
1892 * These Netmos parts are multiport serial devices with optional
1893 * parallel ports. Even when parallel ports are present, they
1894 * are identified as class SERIAL, which means the serial driver
1895 * will claim them. To prevent this, mark them as class OTHER.
1896 * These combo devices should be claimed by parport_serial.
1898 * The subdevice ID is of the form 0x00PS, where <P> is the number
1899 * of parallel ports and <S> is the number of serial ports.
1901 switch (dev->device) {
1902 case PCI_DEVICE_ID_NETMOS_9835:
1903 /* Well, this rule doesn't hold for the following 9835 device */
1904 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1905 dev->subsystem_device == 0x0299)
1907 case PCI_DEVICE_ID_NETMOS_9735:
1908 case PCI_DEVICE_ID_NETMOS_9745:
1909 case PCI_DEVICE_ID_NETMOS_9845:
1910 case PCI_DEVICE_ID_NETMOS_9855:
1912 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1913 dev->device, num_parallel, num_serial);
1914 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1915 (dev->class & 0xff);
1919 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1920 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1923 * Quirk non-zero PCI functions to route VPD access through function 0 for
1924 * devices that share VPD resources between functions. The functions are
1925 * expected to be identical devices.
1927 static void quirk_f0_vpd_link(struct pci_dev *dev)
1931 if (!PCI_FUNC(dev->devfn))
1934 f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
1938 if (f0->vpd && dev->class == f0->class &&
1939 dev->vendor == f0->vendor && dev->device == f0->device)
1940 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
1944 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1945 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
1947 static void quirk_e100_interrupt(struct pci_dev *dev)
1953 switch (dev->device) {
1954 /* PCI IDs taken from drivers/net/e100.c */
1956 case 0x1030 ... 0x1034:
1957 case 0x1038 ... 0x103E:
1958 case 0x1050 ... 0x1057:
1960 case 0x1064 ... 0x106B:
1961 case 0x1091 ... 0x1095:
1974 * Some firmware hands off the e100 with interrupts enabled,
1975 * which can cause a flood of interrupts if packets are
1976 * received before the driver attaches to the device. So
1977 * disable all e100 interrupts here. The driver will
1978 * re-enable them when it's ready.
1980 pci_read_config_word(dev, PCI_COMMAND, &command);
1982 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1986 * Check that the device is in the D0 power state. If it's not,
1987 * there is no point to look any further.
1990 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1991 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1995 /* Convert from PCI bus to resource space. */
1996 csr = ioremap(pci_resource_start(dev, 0), 8);
1998 dev_warn(&dev->dev, "Can't map e100 registers\n");
2002 cmd_hi = readb(csr + 3);
2004 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
2010 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2011 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2014 * The 82575 and 82598 may experience data corruption issues when transitioning
2015 * out of L0S. To prevent this we need to disable L0S on the pci-e link
2017 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2019 dev_info(&dev->dev, "Disabling L0s\n");
2020 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2024 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2026 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2027 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2028 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2029 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2030 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2031 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2032 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2033 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2035 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2037 static void fixup_rev1_53c810(struct pci_dev *dev)
2039 u32 class = dev->class;
2042 * rev 1 ncr53c810 chips don't set the class at all which means
2043 * they don't get their resources remapped. Fix that here.
2048 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2049 dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2052 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2054 /* Enable 1k I/O space granularity on the Intel P64H2 */
2055 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2059 pci_read_config_word(dev, 0x40, &en1k);
2062 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2063 dev->io_window_1k = 1;
2066 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2068 /* Under some circumstances, AER is not linked with extended capabilities.
2069 * Force it to be linked by setting the corresponding control bit in the
2072 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2075 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2077 pci_write_config_byte(dev, 0xf41, b | 0x20);
2078 dev_info(&dev->dev, "Linking AER extended capability\n");
2082 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2083 quirk_nvidia_ck804_pcie_aer_ext_cap);
2084 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2085 quirk_nvidia_ck804_pcie_aer_ext_cap);
2087 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2090 * Disable PCI Bus Parking and PCI Master read caching on CX700
2091 * which causes unspecified timing errors with a VT6212L on the PCI
2092 * bus leading to USB2.0 packet loss.
2094 * This quirk is only enabled if a second (on the external PCI bus)
2095 * VT6212L is found -- the CX700 core itself also contains a USB
2096 * host controller with the same PCI ID as the VT6212L.
2099 /* Count VT6212L instances */
2100 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2101 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2104 /* p should contain the first (internal) VT6212L -- see if we have
2105 an external one by searching again */
2106 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2111 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2113 /* Turn off PCI Bus Parking */
2114 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2116 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
2120 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2122 /* Turn off PCI Master read caching */
2123 pci_write_config_byte(dev, 0x72, 0x0);
2125 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2126 pci_write_config_byte(dev, 0x75, 0x1);
2128 /* Disable "Read FIFO Timer" */
2129 pci_write_config_byte(dev, 0x77, 0x0);
2131 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
2135 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2138 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2139 * VPD end tag will hang the device. This problem was initially
2140 * observed when a vpd entry was created in sysfs
2141 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2142 * will dump 32k of data. Reading a full 32k will cause an access
2143 * beyond the VPD end tag causing the device to hang. Once the device
2144 * is hung, the bnx2 driver will not be able to reset the device.
2145 * We believe that it is legal to read beyond the end tag and
2146 * therefore the solution is to limit the read/write length.
2148 static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2151 * Only disable the VPD capability for 5706, 5706S, 5708,
2152 * 5708S and 5709 rev. A
2154 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2155 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2156 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2157 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2158 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2159 (dev->revision & 0xf0) == 0x0)) {
2161 dev->vpd->len = 0x80;
2165 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2166 PCI_DEVICE_ID_NX2_5706,
2167 quirk_brcm_570x_limit_vpd);
2168 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2169 PCI_DEVICE_ID_NX2_5706S,
2170 quirk_brcm_570x_limit_vpd);
2171 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2172 PCI_DEVICE_ID_NX2_5708,
2173 quirk_brcm_570x_limit_vpd);
2174 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2175 PCI_DEVICE_ID_NX2_5708S,
2176 quirk_brcm_570x_limit_vpd);
2177 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2178 PCI_DEVICE_ID_NX2_5709,
2179 quirk_brcm_570x_limit_vpd);
2180 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2181 PCI_DEVICE_ID_NX2_5709S,
2182 quirk_brcm_570x_limit_vpd);
2184 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2188 pci_read_config_dword(dev, 0xf4, &rev);
2190 /* Only CAP the MRRS if the device is a 5719 A0 */
2191 if (rev == 0x05719000) {
2192 int readrq = pcie_get_readrq(dev);
2194 pcie_set_readrq(dev, 2048);
2198 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2199 PCI_DEVICE_ID_TIGON3_5719,
2200 quirk_brcm_5719_limit_mrrs);
2202 /* Originally in EDAC sources for i82875P:
2203 * Intel tells BIOS developers to hide device 6 which
2204 * configures the overflow device access containing
2205 * the DRBs - this is where we expose device 6.
2206 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2208 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2212 if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) {
2213 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2214 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2218 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2219 quirk_unhide_mch_dev6);
2220 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2221 quirk_unhide_mch_dev6);
2223 #ifdef CONFIG_TILEPRO
2225 * The Tilera TILEmpower tilepro platform needs to set the link speed
2226 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2227 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2228 * capability register of the PEX8624 PCIe switch. The switch
2229 * supports link speed auto negotiation, but falsely sets
2230 * the link speed to 5GT/s.
2232 static void quirk_tile_plx_gen1(struct pci_dev *dev)
2234 if (tile_plx_gen1) {
2235 pci_write_config_dword(dev, 0x98, 0x1);
2239 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2240 #endif /* CONFIG_TILEPRO */
2242 #ifdef CONFIG_PCI_MSI
2243 /* Some chipsets do not support MSI. We cannot easily rely on setting
2244 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2245 * some other buses controlled by the chipset even if Linux is not
2246 * aware of it. Instead of setting the flag on all buses in the
2247 * machine, simply disable MSI globally.
2249 static void quirk_disable_all_msi(struct pci_dev *dev)
2252 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2254 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2255 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2256 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2257 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2258 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2261 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2263 /* Disable MSI on chipsets that are known to not support it */
2264 static void quirk_disable_msi(struct pci_dev *dev)
2266 if (dev->subordinate) {
2267 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2268 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2276 * The APC bridge device in AMD 780 family northbridges has some random
2277 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2278 * we use the possible vendor/device IDs of the host bridge for the
2279 * declared quirk, and search for the APC bridge by slot number.
2281 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2283 struct pci_dev *apc_bridge;
2285 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2287 if (apc_bridge->device == 0x9602)
2288 quirk_disable_msi(apc_bridge);
2289 pci_dev_put(apc_bridge);
2292 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2293 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2295 /* Go through the list of Hypertransport capabilities and
2296 * return 1 if a HT MSI capability is found and enabled */
2297 static int msi_ht_cap_enabled(struct pci_dev *dev)
2299 int pos, ttl = PCI_FIND_CAP_TTL;
2301 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2302 while (pos && ttl--) {
2305 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2307 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2308 flags & HT_MSI_FLAGS_ENABLE ?
2309 "enabled" : "disabled");
2310 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2313 pos = pci_find_next_ht_capability(dev, pos,
2314 HT_CAPTYPE_MSI_MAPPING);
2319 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2320 static void quirk_msi_ht_cap(struct pci_dev *dev)
2322 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2323 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2324 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2330 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2331 * MSI are supported if the MSI capability set in any of these mappings.
2333 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2335 struct pci_dev *pdev;
2337 if (!dev->subordinate)
2340 /* check HT MSI cap on this chipset and the root one.
2341 * a single one having MSI is enough to be sure that MSI are supported.
2343 pdev = pci_get_slot(dev->bus, 0);
2346 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2347 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2348 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2352 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2353 quirk_nvidia_ck804_msi_ht_cap);
2355 /* Force enable MSI mapping capability on HT bridges */
2356 static void ht_enable_msi_mapping(struct pci_dev *dev)
2358 int pos, ttl = PCI_FIND_CAP_TTL;
2360 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2361 while (pos && ttl--) {
2364 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2366 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2368 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2369 flags | HT_MSI_FLAGS_ENABLE);
2371 pos = pci_find_next_ht_capability(dev, pos,
2372 HT_CAPTYPE_MSI_MAPPING);
2375 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2376 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2377 ht_enable_msi_mapping);
2379 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2380 ht_enable_msi_mapping);
2382 /* The P5N32-SLI motherboards from Asus have a problem with msi
2383 * for the MCP55 NIC. It is not yet determined whether the msi problem
2384 * also affects other devices. As for now, turn off msi for this device.
2386 static void nvenet_msi_disable(struct pci_dev *dev)
2388 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2391 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2392 strstr(board_name, "P5N32-E SLI"))) {
2393 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2397 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2398 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2399 nvenet_msi_disable);
2402 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2403 * config register. This register controls the routing of legacy
2404 * interrupts from devices that route through the MCP55. If this register
2405 * is misprogrammed, interrupts are only sent to the BSP, unlike
2406 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2407 * having this register set properly prevents kdump from booting up
2408 * properly, so let's make sure that we have it set correctly.
2409 * Note that this is an undocumented register.
2411 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2415 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2418 pci_read_config_dword(dev, 0x74, &cfg);
2420 if (cfg & ((1 << 2) | (1 << 15))) {
2421 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2422 cfg &= ~((1 << 2) | (1 << 15));
2423 pci_write_config_dword(dev, 0x74, cfg);
2427 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2428 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2429 nvbridge_check_legacy_irq_routing);
2431 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2432 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2433 nvbridge_check_legacy_irq_routing);
2435 static int ht_check_msi_mapping(struct pci_dev *dev)
2437 int pos, ttl = PCI_FIND_CAP_TTL;
2440 /* check if there is HT MSI cap or enabled on this device */
2441 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2442 while (pos && ttl--) {
2447 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2449 if (flags & HT_MSI_FLAGS_ENABLE) {
2456 pos = pci_find_next_ht_capability(dev, pos,
2457 HT_CAPTYPE_MSI_MAPPING);
2463 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2465 struct pci_dev *dev;
2470 dev_no = host_bridge->devfn >> 3;
2471 for (i = dev_no + 1; i < 0x20; i++) {
2472 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2476 /* found next host bridge ?*/
2477 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2483 if (ht_check_msi_mapping(dev)) {
2494 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2495 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2497 static int is_end_of_ht_chain(struct pci_dev *dev)
2503 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2508 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2510 ctrl_off = ((flags >> 10) & 1) ?
2511 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2512 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2514 if (ctrl & (1 << 6))
2521 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2523 struct pci_dev *host_bridge;
2528 dev_no = dev->devfn >> 3;
2529 for (i = dev_no; i >= 0; i--) {
2530 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2534 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2539 pci_dev_put(host_bridge);
2545 /* don't enable end_device/host_bridge with leaf directly here */
2546 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2547 host_bridge_with_leaf(host_bridge))
2550 /* root did that ! */
2551 if (msi_ht_cap_enabled(host_bridge))
2554 ht_enable_msi_mapping(dev);
2557 pci_dev_put(host_bridge);
2560 static void ht_disable_msi_mapping(struct pci_dev *dev)
2562 int pos, ttl = PCI_FIND_CAP_TTL;
2564 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2565 while (pos && ttl--) {
2568 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2570 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2572 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2573 flags & ~HT_MSI_FLAGS_ENABLE);
2575 pos = pci_find_next_ht_capability(dev, pos,
2576 HT_CAPTYPE_MSI_MAPPING);
2580 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2582 struct pci_dev *host_bridge;
2586 if (!pci_msi_enabled())
2589 /* check if there is HT MSI cap or enabled on this device */
2590 found = ht_check_msi_mapping(dev);
2597 * HT MSI mapping should be disabled on devices that are below
2598 * a non-Hypertransport host bridge. Locate the host bridge...
2600 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2601 if (host_bridge == NULL) {
2602 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2606 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2608 /* Host bridge is to HT */
2610 /* it is not enabled, try to enable it */
2612 ht_enable_msi_mapping(dev);
2614 nv_ht_enable_msi_mapping(dev);
2619 /* HT MSI is not enabled */
2623 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2624 ht_disable_msi_mapping(dev);
2627 pci_dev_put(host_bridge);
2630 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2632 return __nv_msi_ht_cap_quirk(dev, 1);
2635 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2637 return __nv_msi_ht_cap_quirk(dev, 0);
2640 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2641 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2643 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2644 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2646 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2648 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2650 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2654 /* SB700 MSI issue will be fixed at HW level from revision A21,
2655 * we need check PCI REVISION ID of SMBus controller to get SB700
2658 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2663 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2664 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2667 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2669 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2670 if (dev->revision < 0x18) {
2671 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2672 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2675 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2676 PCI_DEVICE_ID_TIGON3_5780,
2677 quirk_msi_intx_disable_bug);
2678 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2679 PCI_DEVICE_ID_TIGON3_5780S,
2680 quirk_msi_intx_disable_bug);
2681 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2682 PCI_DEVICE_ID_TIGON3_5714,
2683 quirk_msi_intx_disable_bug);
2684 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2685 PCI_DEVICE_ID_TIGON3_5714S,
2686 quirk_msi_intx_disable_bug);
2687 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2688 PCI_DEVICE_ID_TIGON3_5715,
2689 quirk_msi_intx_disable_bug);
2690 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2691 PCI_DEVICE_ID_TIGON3_5715S,
2692 quirk_msi_intx_disable_bug);
2694 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2695 quirk_msi_intx_disable_ati_bug);
2696 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2697 quirk_msi_intx_disable_ati_bug);
2698 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2699 quirk_msi_intx_disable_ati_bug);
2700 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2701 quirk_msi_intx_disable_ati_bug);
2702 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2703 quirk_msi_intx_disable_ati_bug);
2705 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2706 quirk_msi_intx_disable_bug);
2707 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2708 quirk_msi_intx_disable_bug);
2709 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2710 quirk_msi_intx_disable_bug);
2712 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2713 quirk_msi_intx_disable_bug);
2714 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2715 quirk_msi_intx_disable_bug);
2716 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2717 quirk_msi_intx_disable_bug);
2718 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2719 quirk_msi_intx_disable_bug);
2720 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2721 quirk_msi_intx_disable_bug);
2722 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2723 quirk_msi_intx_disable_bug);
2724 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2725 quirk_msi_intx_disable_qca_bug);
2726 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2727 quirk_msi_intx_disable_qca_bug);
2728 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2729 quirk_msi_intx_disable_qca_bug);
2730 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2731 quirk_msi_intx_disable_qca_bug);
2732 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2733 quirk_msi_intx_disable_qca_bug);
2734 #endif /* CONFIG_PCI_MSI */
2736 /* Allow manual resource allocation for PCI hotplug bridges
2737 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2738 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2739 * kernel fails to allocate resources when hotplug device is
2740 * inserted and PCI bus is rescanned.
2742 static void quirk_hotplug_bridge(struct pci_dev *dev)
2744 dev->is_hotplug_bridge = 1;
2747 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2750 * This is a quirk for the Ricoh MMC controller found as a part of
2751 * some mulifunction chips.
2753 * This is very similar and based on the ricoh_mmc driver written by
2754 * Philip Langdale. Thank you for these magic sequences.
2756 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2757 * and one or both of cardbus or firewire.
2759 * It happens that they implement SD and MMC
2760 * support as separate controllers (and PCI functions). The linux SDHCI
2761 * driver supports MMC cards but the chip detects MMC cards in hardware
2762 * and directs them to the MMC controller - so the SDHCI driver never sees
2765 * To get around this, we must disable the useless MMC controller.
2766 * At that point, the SDHCI controller will start seeing them
2767 * It seems to be the case that the relevant PCI registers to deactivate the
2768 * MMC controller live on PCI function 0, which might be the cardbus controller
2769 * or the firewire controller, depending on the particular chip in question
2771 * This has to be done early, because as soon as we disable the MMC controller
2772 * other pci functions shift up one level, e.g. function #2 becomes function
2773 * #1, and this will confuse the pci core.
2776 #ifdef CONFIG_MMC_RICOH_MMC
2777 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2779 /* disable via cardbus interface */
2784 /* disable must be done via function #0 */
2785 if (PCI_FUNC(dev->devfn))
2788 pci_read_config_byte(dev, 0xB7, &disable);
2792 pci_read_config_byte(dev, 0x8E, &write_enable);
2793 pci_write_config_byte(dev, 0x8E, 0xAA);
2794 pci_read_config_byte(dev, 0x8D, &write_target);
2795 pci_write_config_byte(dev, 0x8D, 0xB7);
2796 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2797 pci_write_config_byte(dev, 0x8E, write_enable);
2798 pci_write_config_byte(dev, 0x8D, write_target);
2800 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2801 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2803 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2804 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2806 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2808 /* disable via firewire interface */
2812 /* disable must be done via function #0 */
2813 if (PCI_FUNC(dev->devfn))
2816 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2817 * certain types of SD/MMC cards. Lowering the SD base
2818 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2820 * 0x150 - SD2.0 mode enable for changing base clock
2821 * frequency to 50Mhz
2822 * 0xe1 - Base clock frequency
2823 * 0x32 - 50Mhz new clock frequency
2824 * 0xf9 - Key register for 0x150
2825 * 0xfc - key register for 0xe1
2827 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2828 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
2829 pci_write_config_byte(dev, 0xf9, 0xfc);
2830 pci_write_config_byte(dev, 0x150, 0x10);
2831 pci_write_config_byte(dev, 0xf9, 0x00);
2832 pci_write_config_byte(dev, 0xfc, 0x01);
2833 pci_write_config_byte(dev, 0xe1, 0x32);
2834 pci_write_config_byte(dev, 0xfc, 0x00);
2836 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2839 pci_read_config_byte(dev, 0xCB, &disable);
2844 pci_read_config_byte(dev, 0xCA, &write_enable);
2845 pci_write_config_byte(dev, 0xCA, 0x57);
2846 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2847 pci_write_config_byte(dev, 0xCA, write_enable);
2849 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2850 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2853 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2854 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2855 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2856 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2857 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2858 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2859 #endif /*CONFIG_MMC_RICOH_MMC*/
2861 #ifdef CONFIG_DMAR_TABLE
2862 #define VTUNCERRMSK_REG 0x1ac
2863 #define VTD_MSK_SPEC_ERRORS (1 << 31)
2865 * This is a quirk for masking vt-d spec defined errors to platform error
2866 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2867 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2868 * on the RAS config settings of the platform) when a vt-d fault happens.
2869 * The resulting SMI caused the system to hang.
2871 * VT-d spec related errors are already handled by the VT-d OS code, so no
2872 * need to report the same error through other channels.
2874 static void vtd_mask_spec_errors(struct pci_dev *dev)
2878 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2879 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2881 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2882 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2885 static void fixup_ti816x_class(struct pci_dev *dev)
2887 u32 class = dev->class;
2889 /* TI 816x devices do not have class code set when in PCIe boot mode */
2890 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
2891 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
2894 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2895 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
2897 /* Some PCIe devices do not work reliably with the claimed maximum
2898 * payload size supported.
2900 static void fixup_mpss_256(struct pci_dev *dev)
2902 dev->pcie_mpss = 1; /* 256 bytes */
2904 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2905 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2907 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2908 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2909 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2911 /* Intel 5000 and 5100 Memory controllers have an errata with read completion
2912 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2913 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2914 * until all of the devices are discovered and buses walked, read completion
2915 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2916 * it is possible to hotplug a device with MPS of 256B.
2918 static void quirk_intel_mc_errata(struct pci_dev *dev)
2923 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2924 pcie_bus_config == PCIE_BUS_DEFAULT)
2927 /* Intel errata specifies bits to change but does not say what they are.
2928 * Keeping them magical until such time as the registers and values can
2931 err = pci_read_config_word(dev, 0x48, &rcc);
2933 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
2937 if (!(rcc & (1 << 10)))
2942 err = pci_write_config_word(dev, 0x48, rcc);
2944 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
2948 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
2950 /* Intel 5000 series memory controllers and ports 2-7 */
2951 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2952 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2953 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2954 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2955 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2956 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2957 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2958 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2960 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2961 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2962 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2963 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2964 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2965 /* Intel 5100 series memory controllers and ports 2-7 */
2966 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2967 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2968 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2969 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2970 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2971 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2972 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2973 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2974 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2975 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2976 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2980 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2981 * work around this, query the size it should be configured to by the device and
2982 * modify the resource end to correspond to this new size.
2984 static void quirk_intel_ntb(struct pci_dev *dev)
2989 rc = pci_read_config_byte(dev, 0x00D0, &val);
2993 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2995 rc = pci_read_config_byte(dev, 0x00D1, &val);
2999 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3001 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3002 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3004 static ktime_t fixup_debug_start(struct pci_dev *dev,
3005 void (*fn)(struct pci_dev *dev))
3007 ktime_t calltime = ktime_set(0, 0);
3009 dev_dbg(&dev->dev, "calling %pF\n", fn);
3010 if (initcall_debug) {
3011 pr_debug("calling %pF @ %i for %s\n",
3012 fn, task_pid_nr(current), dev_name(&dev->dev));
3013 calltime = ktime_get();
3019 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3020 void (*fn)(struct pci_dev *dev))
3022 ktime_t delta, rettime;
3023 unsigned long long duration;
3025 if (initcall_debug) {
3026 rettime = ktime_get();
3027 delta = ktime_sub(rettime, calltime);
3028 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3029 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3030 fn, duration, dev_name(&dev->dev));
3035 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3036 * even though no one is handling them (f.e. i915 driver is never loaded).
3037 * Additionally the interrupt destination is not set up properly
3038 * and the interrupt ends up -somewhere-.
3040 * These spurious interrupts are "sticky" and the kernel disables
3041 * the (shared) interrupt line after 100.000+ generated interrupts.
3043 * Fix it by disabling the still enabled interrupts.
3044 * This resolves crashes often seen on monitor unplug.
3046 #define I915_DEIER_REG 0x4400c
3047 static void disable_igfx_irq(struct pci_dev *dev)
3049 void __iomem *regs = pci_iomap(dev, 0, 0);
3051 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3055 /* Check if any interrupt line is still enabled */
3056 if (readl(regs + I915_DEIER_REG) != 0) {
3057 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3059 writel(0, regs + I915_DEIER_REG);
3062 pci_iounmap(dev, regs);
3064 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3065 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3066 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3069 * PCI devices which are on Intel chips can skip the 10ms delay
3070 * before entering D3 mode.
3072 static void quirk_remove_d3_delay(struct pci_dev *dev)
3076 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3077 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3078 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3079 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3080 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3081 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3082 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3083 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3084 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3085 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3086 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3087 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3088 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3089 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3090 /* Intel Cherrytrail devices do not need 10ms d3_delay */
3091 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3092 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3093 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3094 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3095 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3096 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3097 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3098 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3099 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3101 * Some devices may pass our check in pci_intx_mask_supported if
3102 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3103 * support this feature.
3105 static void quirk_broken_intx_masking(struct pci_dev *dev)
3107 dev->broken_intx_masking = 1;
3109 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3110 quirk_broken_intx_masking);
3111 DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3112 quirk_broken_intx_masking);
3114 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3115 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3117 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3120 quirk_broken_intx_masking);
3121 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3122 quirk_broken_intx_masking);
3124 static void quirk_no_bus_reset(struct pci_dev *dev)
3126 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3130 * Atheros AR93xx chips do not behave after a bus reset. The device will
3131 * throw a Link Down error on AER-capable systems and regardless of AER,
3132 * config space of the device is never accessible again and typically
3133 * causes the system to hang or reset when access is attempted.
3134 * http://www.spinics.net/lists/linux-pci/msg34797.html
3136 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3138 static void quirk_no_pm_reset(struct pci_dev *dev)
3141 * We can't do a bus reset on root bus devices, but an ineffective
3142 * PM reset may be better than nothing.
3144 if (!pci_is_root_bus(dev->bus))
3145 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3149 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3150 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3151 * to have no effect on the device: it retains the framebuffer contents and
3152 * monitor sync. Advertising this support makes other layers, like VFIO,
3153 * assume pci_reset_function() is viable for this device. Mark it as
3154 * unavailable to skip it when testing reset methods.
3156 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3157 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3161 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3163 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3164 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3165 * be present after resume if a device was plugged in before suspend.
3167 * The thunderbolt controller consists of a pcie switch with downstream
3168 * bridges leading to the NHI and to the tunnel pci bridges.
3170 * This quirk cuts power to the whole chip. Therefore we have to apply it
3171 * during suspend_noirq of the upstream bridge.
3173 * Power is automagically restored before resume. No action is needed.
3175 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3177 acpi_handle bridge, SXIO, SXFP, SXLV;
3179 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3181 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3183 bridge = ACPI_HANDLE(&dev->dev);
3187 * SXIO and SXLV are present only on machines requiring this quirk.
3188 * TB bridges in external devices might have the same device id as those
3189 * on the host, but they will not have the associated ACPI methods. This
3190 * implicitly checks that we are at the right bridge.
3192 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3193 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3194 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3196 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3198 /* magic sequence */
3199 acpi_execute_simple_method(SXIO, NULL, 1);
3200 acpi_execute_simple_method(SXFP, NULL, 0);
3202 acpi_execute_simple_method(SXLV, NULL, 0);
3203 acpi_execute_simple_method(SXIO, NULL, 0);
3204 acpi_execute_simple_method(SXLV, NULL, 0);
3206 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3207 quirk_apple_poweroff_thunderbolt);
3210 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3212 * During suspend the thunderbolt controller is reset and all pci
3213 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3214 * during resume. We have to manually wait for the NHI since there is
3215 * no parent child relationship between the NHI and the tunneled
3218 static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3220 struct pci_dev *sibling = NULL;
3221 struct pci_dev *nhi = NULL;
3223 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3225 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3228 * Find the NHI and confirm that we are a bridge on the tb host
3229 * controller and not on a tb endpoint.
3231 sibling = pci_get_slot(dev->bus, 0x0);
3233 goto out; /* we are the downstream bridge to the NHI */
3234 if (!sibling || !sibling->subordinate)
3236 nhi = pci_get_slot(sibling->subordinate, 0x0);
3239 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3240 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3241 || nhi->subsystem_vendor != 0x2222
3242 || nhi->subsystem_device != 0x1111)
3244 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
3245 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3248 pci_dev_put(sibling);
3250 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3251 quirk_apple_wait_for_thunderbolt);
3252 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3253 quirk_apple_wait_for_thunderbolt);
3256 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3257 struct pci_fixup *end)
3261 for (; f < end; f++)
3262 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3263 f->class == (u32) PCI_ANY_ID) &&
3264 (f->vendor == dev->vendor ||
3265 f->vendor == (u16) PCI_ANY_ID) &&
3266 (f->device == dev->device ||
3267 f->device == (u16) PCI_ANY_ID)) {
3268 calltime = fixup_debug_start(dev, f->hook);
3270 fixup_debug_report(dev, calltime, f->hook);
3274 extern struct pci_fixup __start_pci_fixups_early[];
3275 extern struct pci_fixup __end_pci_fixups_early[];
3276 extern struct pci_fixup __start_pci_fixups_header[];
3277 extern struct pci_fixup __end_pci_fixups_header[];
3278 extern struct pci_fixup __start_pci_fixups_final[];
3279 extern struct pci_fixup __end_pci_fixups_final[];
3280 extern struct pci_fixup __start_pci_fixups_enable[];
3281 extern struct pci_fixup __end_pci_fixups_enable[];
3282 extern struct pci_fixup __start_pci_fixups_resume[];
3283 extern struct pci_fixup __end_pci_fixups_resume[];
3284 extern struct pci_fixup __start_pci_fixups_resume_early[];
3285 extern struct pci_fixup __end_pci_fixups_resume_early[];
3286 extern struct pci_fixup __start_pci_fixups_suspend[];
3287 extern struct pci_fixup __end_pci_fixups_suspend[];
3288 extern struct pci_fixup __start_pci_fixups_suspend_late[];
3289 extern struct pci_fixup __end_pci_fixups_suspend_late[];
3291 static bool pci_apply_fixup_final_quirks;
3293 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3295 struct pci_fixup *start, *end;
3298 case pci_fixup_early:
3299 start = __start_pci_fixups_early;
3300 end = __end_pci_fixups_early;
3303 case pci_fixup_header:
3304 start = __start_pci_fixups_header;
3305 end = __end_pci_fixups_header;
3308 case pci_fixup_final:
3309 if (!pci_apply_fixup_final_quirks)
3311 start = __start_pci_fixups_final;
3312 end = __end_pci_fixups_final;
3315 case pci_fixup_enable:
3316 start = __start_pci_fixups_enable;
3317 end = __end_pci_fixups_enable;
3320 case pci_fixup_resume:
3321 start = __start_pci_fixups_resume;
3322 end = __end_pci_fixups_resume;
3325 case pci_fixup_resume_early:
3326 start = __start_pci_fixups_resume_early;
3327 end = __end_pci_fixups_resume_early;
3330 case pci_fixup_suspend:
3331 start = __start_pci_fixups_suspend;
3332 end = __end_pci_fixups_suspend;
3335 case pci_fixup_suspend_late:
3336 start = __start_pci_fixups_suspend_late;
3337 end = __end_pci_fixups_suspend_late;
3341 /* stupid compiler warning, you would think with an enum... */
3344 pci_do_fixups(dev, start, end);
3346 EXPORT_SYMBOL(pci_fixup_device);
3349 static int __init pci_apply_final_quirks(void)
3351 struct pci_dev *dev = NULL;
3355 if (pci_cache_line_size)
3356 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3357 pci_cache_line_size << 2);
3359 pci_apply_fixup_final_quirks = true;
3360 for_each_pci_dev(dev) {
3361 pci_fixup_device(pci_fixup_final, dev);
3363 * If arch hasn't set it explicitly yet, use the CLS
3364 * value shared by all PCI devices. If there's a
3365 * mismatch, fall back to the default value.
3367 if (!pci_cache_line_size) {
3368 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3371 if (!tmp || cls == tmp)
3374 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3376 pci_dfl_cache_line_size << 2);
3377 pci_cache_line_size = pci_dfl_cache_line_size;
3381 if (!pci_cache_line_size) {
3382 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3383 cls << 2, pci_dfl_cache_line_size << 2);
3384 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
3390 fs_initcall_sync(pci_apply_final_quirks);
3393 * Followings are device-specific reset methods which can be used to
3394 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3397 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3400 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3402 * The 82599 supports FLR on VFs, but FLR support is reported only
3403 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3404 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3410 if (!pci_wait_for_pending_transaction(dev))
3411 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3413 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3420 #define SOUTH_CHICKEN2 0xc2004
3421 #define PCH_PP_STATUS 0xc7200
3422 #define PCH_PP_CONTROL 0xc7204
3423 #define MSG_CTL 0x45010
3424 #define NSDE_PWR_STATE 0xd0100
3425 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3427 static int reset_ivb_igd(struct pci_dev *dev, int probe)
3429 void __iomem *mmio_base;
3430 unsigned long timeout;
3436 mmio_base = pci_iomap(dev, 0, 0);
3440 iowrite32(0x00000002, mmio_base + MSG_CTL);
3443 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3444 * driver loaded sets the right bits. However, this's a reset and
3445 * the bits have been set by i915 previously, so we clobber
3446 * SOUTH_CHICKEN2 register directly here.
3448 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3450 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3451 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3453 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3455 val = ioread32(mmio_base + PCH_PP_STATUS);
3456 if ((val & 0xb0000000) == 0)
3457 goto reset_complete;
3459 } while (time_before(jiffies, timeout));
3460 dev_warn(&dev->dev, "timeout during reset\n");
3463 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3465 pci_iounmap(dev, mmio_base);
3470 * Device-specific reset method for Chelsio T4-based adapters.
3472 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3478 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3479 * that we have no device-specific reset method.
3481 if ((dev->device & 0xf000) != 0x4000)
3485 * If this is the "probe" phase, return 0 indicating that we can
3486 * reset this device.
3492 * T4 can wedge if there are DMAs in flight within the chip and Bus
3493 * Master has been disabled. We need to have it on till the Function
3494 * Level Reset completes. (BUS_MASTER is disabled in
3495 * pci_reset_function()).
3497 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3498 pci_write_config_word(dev, PCI_COMMAND,
3499 old_command | PCI_COMMAND_MASTER);
3502 * Perform the actual device function reset, saving and restoring
3503 * configuration information around the reset.
3505 pci_save_state(dev);
3508 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3509 * are disabled when an MSI-X interrupt message needs to be delivered.
3510 * So we briefly re-enable MSI-X interrupts for the duration of the
3511 * FLR. The pci_restore_state() below will restore the original
3514 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3515 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3516 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3518 PCI_MSIX_FLAGS_ENABLE |
3519 PCI_MSIX_FLAGS_MASKALL);
3522 * Start of pcie_flr() code sequence. This reset code is a copy of
3523 * the guts of pcie_flr() because that's not an exported function.
3526 if (!pci_wait_for_pending_transaction(dev))
3527 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3529 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3533 * End of pcie_flr() code sequence.
3537 * Restore the configuration information (BAR values, etc.) including
3538 * the original PCI Configuration Space Command word, and return
3541 pci_restore_state(dev);
3542 pci_write_config_word(dev, PCI_COMMAND, old_command);
3546 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3547 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3548 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3550 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3551 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3552 reset_intel_82599_sfp_virtfn },
3553 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3555 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3557 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3558 reset_chelsio_generic_dev },
3563 * These device-specific reset methods are here rather than in a driver
3564 * because when a host assigns a device to a guest VM, the host may need
3565 * to reset the device but probably doesn't have a driver for it.
3567 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3569 const struct pci_dev_reset_methods *i;
3571 for (i = pci_dev_reset_methods; i->reset; i++) {
3572 if ((i->vendor == dev->vendor ||
3573 i->vendor == (u16)PCI_ANY_ID) &&
3574 (i->device == dev->device ||
3575 i->device == (u16)PCI_ANY_ID))
3576 return i->reset(dev, probe);
3582 static void quirk_dma_func0_alias(struct pci_dev *dev)
3584 if (PCI_FUNC(dev->devfn) != 0) {
3585 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3586 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3591 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3593 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3595 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3596 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3598 static void quirk_dma_func1_alias(struct pci_dev *dev)
3600 if (PCI_FUNC(dev->devfn) != 1) {
3601 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3602 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3607 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3608 * SKUs function 1 is present and is a legacy IDE controller, in other
3609 * SKUs this function is not present, making this a ghost requester.
3610 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3612 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3613 quirk_dma_func1_alias);
3614 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3615 quirk_dma_func1_alias);
3616 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3617 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3618 quirk_dma_func1_alias);
3619 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3620 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3621 quirk_dma_func1_alias);
3622 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3623 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3624 quirk_dma_func1_alias);
3625 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3626 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3627 quirk_dma_func1_alias);
3628 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3629 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3630 quirk_dma_func1_alias);
3631 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3632 quirk_dma_func1_alias);
3633 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3634 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3635 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3636 quirk_dma_func1_alias);
3637 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3638 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3639 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3640 quirk_dma_func1_alias);
3643 * Some devices DMA with the wrong devfn, not just the wrong function.
3644 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3645 * the alias is "fixed" and independent of the device devfn.
3647 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3648 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3649 * single device on the secondary bus. In reality, the single exposed
3650 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3651 * that provides a bridge to the internal bus of the I/O processor. The
3652 * controller supports private devices, which can be hidden from PCI config
3653 * space. In the case of the Adaptec 3405, a private device at 01.0
3654 * appears to be the DMA engine, which therefore needs to become a DMA
3655 * alias for the device.
3657 static const struct pci_device_id fixed_dma_alias_tbl[] = {
3658 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3659 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3660 .driver_data = PCI_DEVFN(1, 0) },
3664 static void quirk_fixed_dma_alias(struct pci_dev *dev)
3666 const struct pci_device_id *id;
3668 id = pci_match_id(fixed_dma_alias_tbl, dev);
3670 dev->dma_alias_devfn = id->driver_data;
3671 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3672 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
3673 PCI_SLOT(dev->dma_alias_devfn),
3674 PCI_FUNC(dev->dma_alias_devfn));
3678 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3681 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3682 * using the wrong DMA alias for the device. Some of these devices can be
3683 * used as either forward or reverse bridges, so we need to test whether the
3684 * device is operating in the correct mode. We could probably apply this
3685 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3686 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3687 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3689 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3691 if (!pci_is_root_bus(pdev->bus) &&
3692 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3693 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3694 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3695 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3697 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3698 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3699 quirk_use_pcie_bridge_dma_alias);
3700 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3701 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
3702 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3703 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
3704 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3705 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
3708 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3709 * class code. Fix it.
3711 static void quirk_tw686x_class(struct pci_dev *pdev)
3713 u32 class = pdev->class;
3715 /* Use "Multimedia controller" class */
3716 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
3717 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3718 class, pdev->class);
3720 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3721 quirk_tw686x_class);
3722 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3723 quirk_tw686x_class);
3724 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3725 quirk_tw686x_class);
3726 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3727 quirk_tw686x_class);
3730 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
3731 * values for the Attribute as were supplied in the header of the
3732 * corresponding Request, except as explicitly allowed when IDO is used."
3734 * If a non-compliant device generates a completion with a different
3735 * attribute than the request, the receiver may accept it (which itself
3736 * seems non-compliant based on sec 2.3.2), or it may handle it as a
3737 * Malformed TLP or an Unexpected Completion, which will probably lead to a
3738 * device access timeout.
3740 * If the non-compliant device generates completions with zero attributes
3741 * (instead of copying the attributes from the request), we can work around
3742 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
3743 * upstream devices so they always generate requests with zero attributes.
3745 * This affects other devices under the same Root Port, but since these
3746 * attributes are performance hints, there should be no functional problem.
3748 * Note that Configuration Space accesses are never supposed to have TLP
3749 * Attributes, so we're safe waiting till after any Configuration Space
3750 * accesses to do the Root Port fixup.
3752 static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
3754 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
3757 dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
3761 dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
3762 dev_name(&pdev->dev));
3763 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
3764 PCI_EXP_DEVCTL_RELAX_EN |
3765 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
3769 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
3770 * Completion it generates.
3772 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
3775 * This mask/compare operation selects for Physical Function 4 on a
3776 * T5. We only need to fix up the Root Port once for any of the
3777 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
3778 * 0x54xx so we use that one,
3780 if ((pdev->device & 0xff00) == 0x5400)
3781 quirk_disable_root_port_attributes(pdev);
3783 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3784 quirk_chelsio_T5_disable_root_port_attributes);
3787 * AMD has indicated that the devices below do not support peer-to-peer
3788 * in any system where they are found in the southbridge with an AMD
3789 * IOMMU in the system. Multifunction devices that do not support
3790 * peer-to-peer between functions can claim to support a subset of ACS.
3791 * Such devices effectively enable request redirect (RR) and completion
3792 * redirect (CR) since all transactions are redirected to the upstream
3795 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3796 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3797 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3799 * 1002:4385 SBx00 SMBus Controller
3800 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3801 * 1002:4383 SBx00 Azalia (Intel HDA)
3802 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3803 * 1002:4384 SBx00 PCI to PCI Bridge
3804 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3806 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3808 * 1022:780f [AMD] FCH PCI Bridge
3809 * 1022:7809 [AMD] FCH USB OHCI Controller
3811 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3814 struct acpi_table_header *header = NULL;
3817 /* Targeting multifunction devices on the SB (appears on root bus) */
3818 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3821 /* The IVRS table describes the AMD IOMMU */
3822 status = acpi_get_table("IVRS", 0, &header);
3823 if (ACPI_FAILURE(status))
3826 /* Filter out flags not applicable to multifunction */
3827 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3829 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3836 * Many Intel PCH root ports do provide ACS-like features to disable peer
3837 * transactions and validate bus numbers in requests, but do not provide an
3838 * actual PCIe ACS capability. This is the list of device IDs known to fall
3839 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3841 static const u16 pci_quirk_intel_pch_acs_ids[] = {
3843 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3844 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3845 /* Cougarpoint PCH */
3846 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3847 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3848 /* Pantherpoint PCH */
3849 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3850 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3851 /* Lynxpoint-H PCH */
3852 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3853 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3854 /* Lynxpoint-LP PCH */
3855 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3856 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3858 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3859 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
3860 /* Patsburg (X79) PCH */
3861 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
3862 /* Wellsburg (X99) PCH */
3863 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
3864 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
3865 /* Lynx Point (9 series) PCH */
3866 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
3869 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3873 /* Filter out a few obvious non-matches first */
3874 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3877 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3878 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3884 #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3886 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3888 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3889 INTEL_PCH_ACS_FLAGS : 0;
3891 if (!pci_quirk_intel_pch_acs_match(dev))
3894 return acs_flags & ~flags ? 0 : 1;
3897 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
3900 * SV, TB, and UF are not relevant to multifunction endpoints.
3902 * Multifunction devices are only required to implement RR, CR, and DT
3903 * in their ACS capability if they support peer-to-peer transactions.
3904 * Devices matching this quirk have been verified by the vendor to not
3905 * perform peer-to-peer with other functions, allowing us to mask out
3906 * these bits as if they were unimplemented in the ACS capability.
3908 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3909 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3911 return acs_flags ? 0 : 1;
3914 static const struct pci_dev_acs_enabled {
3917 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3918 } pci_dev_acs_enabled[] = {
3919 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3920 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3921 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3922 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3923 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3924 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
3925 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3926 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
3927 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3928 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3929 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3930 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3931 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3932 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3933 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3934 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3935 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3936 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3937 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3938 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3939 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3940 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3941 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3942 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3943 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3944 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3945 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3946 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3947 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3948 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
3950 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
3951 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
3952 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
3953 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
3954 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
3955 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
3956 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
3958 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
3959 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
3960 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
3961 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
3962 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
3963 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
3964 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
3965 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
3967 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
3968 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
3969 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
3971 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
3972 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
3973 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
3974 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
3975 /* 82571 (Quads omitted due to non-ACS switch) */
3976 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
3977 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
3978 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
3979 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
3981 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
3982 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
3983 /* Intel PCH root ports */
3984 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
3985 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
3986 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
3990 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3992 const struct pci_dev_acs_enabled *i;
3996 * Allow devices that do not expose standard PCIe ACS capabilities
3997 * or control to indicate their support here. Multi-function express
3998 * devices which do not allow internal peer-to-peer between functions,
3999 * but do not implement PCIe ACS may wish to return true here.
4001 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4002 if ((i->vendor == dev->vendor ||
4003 i->vendor == (u16)PCI_ANY_ID) &&
4004 (i->device == dev->device ||
4005 i->device == (u16)PCI_ANY_ID)) {
4006 ret = i->acs_enabled(dev, acs_flags);
4015 /* Config space offset of Root Complex Base Address register */
4016 #define INTEL_LPC_RCBA_REG 0xf0
4017 /* 31:14 RCBA address */
4018 #define INTEL_LPC_RCBA_MASK 0xffffc000
4020 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
4022 /* Backbone Scratch Pad Register */
4023 #define INTEL_BSPR_REG 0x1104
4024 /* Backbone Peer Non-Posted Disable */
4025 #define INTEL_BSPR_REG_BPNPD (1 << 8)
4026 /* Backbone Peer Posted Disable */
4027 #define INTEL_BSPR_REG_BPPD (1 << 9)
4029 /* Upstream Peer Decode Configuration Register */
4030 #define INTEL_UPDCR_REG 0x1114
4031 /* 5:0 Peer Decode Enable bits */
4032 #define INTEL_UPDCR_REG_MASK 0x3f
4034 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4036 u32 rcba, bspr, updcr;
4037 void __iomem *rcba_mem;
4040 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4041 * are D28:F* and therefore get probed before LPC, thus we can't
4042 * use pci_get_slot/pci_read_config_dword here.
4044 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4045 INTEL_LPC_RCBA_REG, &rcba);
4046 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4049 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4050 PAGE_ALIGN(INTEL_UPDCR_REG));
4055 * The BSPR can disallow peer cycles, but it's set by soft strap and
4056 * therefore read-only. If both posted and non-posted peer cycles are
4057 * disallowed, we're ok. If either are allowed, then we need to use
4058 * the UPDCR to disable peer decodes for each port. This provides the
4059 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4061 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4062 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4063 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4064 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4065 if (updcr & INTEL_UPDCR_REG_MASK) {
4066 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
4067 updcr &= ~INTEL_UPDCR_REG_MASK;
4068 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4076 /* Miscellaneous Port Configuration register */
4077 #define INTEL_MPC_REG 0xd8
4078 /* MPC: Invalid Receive Bus Number Check Enable */
4079 #define INTEL_MPC_REG_IRBNCE (1 << 26)
4081 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4086 * When enabled, the IRBNCE bit of the MPC register enables the
4087 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4088 * ensures that requester IDs fall within the bus number range
4089 * of the bridge. Enable if not already.
4091 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4092 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4093 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4094 mpc |= INTEL_MPC_REG_IRBNCE;
4095 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4099 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4101 if (!pci_quirk_intel_pch_acs_match(dev))
4104 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4105 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4109 pci_quirk_enable_intel_rp_mpc_acs(dev);
4111 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4113 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4118 static const struct pci_dev_enable_acs {
4121 int (*enable_acs)(struct pci_dev *dev);
4122 } pci_dev_enable_acs[] = {
4123 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
4127 void pci_dev_specific_enable_acs(struct pci_dev *dev)
4129 const struct pci_dev_enable_acs *i;
4132 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4133 if ((i->vendor == dev->vendor ||
4134 i->vendor == (u16)PCI_ANY_ID) &&
4135 (i->device == dev->device ||
4136 i->device == (u16)PCI_ANY_ID)) {
4137 ret = i->enable_acs(dev);
4145 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4146 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4147 * Next Capability pointer in the MSI Capability Structure should point to
4148 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4151 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4156 struct pci_cap_saved_state *state;
4158 /* Bail if the hardware bug is fixed */
4159 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4162 /* Bail if MSI Capability Structure is not found for some reason */
4163 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4168 * Bail if Next Capability pointer in the MSI Capability Structure
4169 * is not the expected incorrect 0x00.
4171 pci_read_config_byte(pdev, pos + 1, &next_cap);
4176 * PCIe Capability Structure is expected to be at 0x50 and should
4177 * terminate the list (Next Capability pointer is 0x00). Verify
4178 * Capability Id and Next Capability pointer is as expected.
4179 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4180 * to correctly set kernel data structures which have already been
4181 * set incorrectly due to the hardware bug.
4184 pci_read_config_word(pdev, pos, ®16);
4185 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4187 #ifndef PCI_EXP_SAVE_REGS
4188 #define PCI_EXP_SAVE_REGS 7
4190 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4192 pdev->pcie_cap = pos;
4193 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
4194 pdev->pcie_flags_reg = reg16;
4195 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16);
4196 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4198 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4199 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4200 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4201 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4203 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4209 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4213 state->cap.cap_nr = PCI_CAP_ID_EXP;
4214 state->cap.cap_extended = 0;
4215 state->cap.size = size;
4216 cap = (u16 *)&state->cap.data[0];
4217 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4218 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4219 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4220 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4221 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4222 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4223 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4224 hlist_add_head(&state->next, &pdev->saved_cap_space);
4227 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);