4 * Copyright (C) 2007-2012 ST-Ericsson AB
5 * License terms: GNU General Public License (GPL) version 2
6 * COH 901 571/3 - Used in DB3210 (U365 2.0) and DB3350 (U335 1.0)
7 * Author: Linus Walleij <linus.walleij@linaro.org>
8 * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
10 #include <linux/module.h>
11 #include <linux/interrupt.h>
12 #include <linux/delay.h>
13 #include <linux/errno.h>
15 #include <linux/clk.h>
16 #include <linux/err.h>
17 #include <linux/platform_device.h>
18 #include <linux/gpio.h>
19 #include <linux/slab.h>
20 #include <linux/pinctrl/consumer.h>
21 #include <linux/pinctrl/pinconf-generic.h>
22 #include "pinctrl-coh901.h"
24 #define U300_GPIO_PORT_STRIDE (0x30)
26 * Control Register 32bit (R/W)
27 * bit 15-9 (mask 0x0000FE00) contains the number of cores. 8*cores
28 * gives the number of GPIO pins.
29 * bit 8-2 (mask 0x000001FC) contains the core version ID.
31 #define U300_GPIO_CR (0x00)
32 #define U300_GPIO_CR_SYNC_SEL_ENABLE (0x00000002UL)
33 #define U300_GPIO_CR_BLOCK_CLKRQ_ENABLE (0x00000001UL)
34 #define U300_GPIO_PXPDIR (0x04)
35 #define U300_GPIO_PXPDOR (0x08)
36 #define U300_GPIO_PXPCR (0x0C)
37 #define U300_GPIO_PXPCR_ALL_PINS_MODE_MASK (0x0000FFFFUL)
38 #define U300_GPIO_PXPCR_PIN_MODE_MASK (0x00000003UL)
39 #define U300_GPIO_PXPCR_PIN_MODE_SHIFT (0x00000002UL)
40 #define U300_GPIO_PXPCR_PIN_MODE_INPUT (0x00000000UL)
41 #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL (0x00000001UL)
42 #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN (0x00000002UL)
43 #define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE (0x00000003UL)
44 #define U300_GPIO_PXPER (0x10)
45 #define U300_GPIO_PXPER_ALL_PULL_UP_DISABLE_MASK (0x000000FFUL)
46 #define U300_GPIO_PXPER_PULL_UP_DISABLE (0x00000001UL)
47 #define U300_GPIO_PXIEV (0x14)
48 #define U300_GPIO_PXIEN (0x18)
49 #define U300_GPIO_PXIFR (0x1C)
50 #define U300_GPIO_PXICR (0x20)
51 #define U300_GPIO_PXICR_ALL_IRQ_CONFIG_MASK (0x000000FFUL)
52 #define U300_GPIO_PXICR_IRQ_CONFIG_MASK (0x00000001UL)
53 #define U300_GPIO_PXICR_IRQ_CONFIG_FALLING_EDGE (0x00000000UL)
54 #define U300_GPIO_PXICR_IRQ_CONFIG_RISING_EDGE (0x00000001UL)
56 /* 8 bits per port, no version has more than 7 ports */
57 #define U300_GPIO_NUM_PORTS 7
58 #define U300_GPIO_PINS_PER_PORT 8
59 #define U300_GPIO_MAX (U300_GPIO_PINS_PER_PORT * U300_GPIO_NUM_PORTS)
61 struct u300_gpio_port {
62 struct u300_gpio *gpio;
70 struct gpio_chip chip;
71 struct u300_gpio_port ports[U300_GPIO_NUM_PORTS];
76 /* Register offsets */
87 * Macro to expand to read a specific register found in the "gpio"
88 * struct. It requires the struct u300_gpio *gpio variable to exist in
89 * its context. It calculates the port offset from the given pin
90 * offset, muliplies by the port stride and adds the register offset
91 * so it provides a pointer to the desired register.
93 #define U300_PIN_REG(pin, reg) \
94 (gpio->base + (pin >> 3) * gpio->stride + gpio->reg)
97 * Provides a bitmask for a specific gpio pin inside an 8-bit GPIO
100 #define U300_PIN_BIT(pin) \
103 struct u300_gpio_confdata {
109 #define U300_FLOATING_INPUT { \
110 .bias_mode = PIN_CONFIG_BIAS_HIGH_IMPEDANCE, \
114 #define U300_PULL_UP_INPUT { \
115 .bias_mode = PIN_CONFIG_BIAS_PULL_UP, \
119 #define U300_OUTPUT_LOW { \
124 #define U300_OUTPUT_HIGH { \
129 /* Initial configuration */
130 static const struct __initconst u300_gpio_confdata
131 bs335_gpio_config[U300_GPIO_NUM_PORTS][U300_GPIO_PINS_PER_PORT] = {
132 /* Port 0, pins 0-7 */
143 /* Port 1, pins 0-7 */
154 /* Port 2, pins 0-7 */
165 /* Port 3, pins 0-7 */
176 /* Port 4, pins 0-7 */
187 /* Port 5, pins 0-7 */
198 /* Port 6, pind 0-7 */
212 * to_u300_gpio() - get the pointer to u300_gpio
213 * @chip: the gpio chip member of the structure u300_gpio
215 static inline struct u300_gpio *to_u300_gpio(struct gpio_chip *chip)
217 return container_of(chip, struct u300_gpio, chip);
220 static int u300_gpio_request(struct gpio_chip *chip, unsigned offset)
223 * Map back to global GPIO space and request muxing, the direction
224 * parameter does not matter for this controller.
226 int gpio = chip->base + offset;
228 return pinctrl_request_gpio(gpio);
231 static void u300_gpio_free(struct gpio_chip *chip, unsigned offset)
233 int gpio = chip->base + offset;
235 pinctrl_free_gpio(gpio);
238 static int u300_gpio_get(struct gpio_chip *chip, unsigned offset)
240 struct u300_gpio *gpio = to_u300_gpio(chip);
242 return readl(U300_PIN_REG(offset, dir)) & U300_PIN_BIT(offset);
245 static void u300_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
247 struct u300_gpio *gpio = to_u300_gpio(chip);
251 local_irq_save(flags);
253 val = readl(U300_PIN_REG(offset, dor));
255 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
257 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
259 local_irq_restore(flags);
262 static int u300_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
264 struct u300_gpio *gpio = to_u300_gpio(chip);
268 local_irq_save(flags);
269 val = readl(U300_PIN_REG(offset, pcr));
270 /* Mask out this pin, note 2 bits per setting */
271 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
272 writel(val, U300_PIN_REG(offset, pcr));
273 local_irq_restore(flags);
277 static int u300_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
280 struct u300_gpio *gpio = to_u300_gpio(chip);
285 local_irq_save(flags);
286 val = readl(U300_PIN_REG(offset, pcr));
288 * Drive mode must be set by the special mode set function, set
289 * push/pull mode by default if no mode has been selected.
291 oldmode = val & (U300_GPIO_PXPCR_PIN_MODE_MASK <<
292 ((offset & 0x07) << 1));
293 /* mode = 0 means input, else some mode is already set */
295 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK <<
296 ((offset & 0x07) << 1));
297 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
298 << ((offset & 0x07) << 1));
299 writel(val, U300_PIN_REG(offset, pcr));
301 u300_gpio_set(chip, offset, value);
302 local_irq_restore(flags);
306 /* Returning -EINVAL means "supported but not available" */
307 int u300_gpio_config_get(struct gpio_chip *chip,
309 unsigned long *config)
311 struct u300_gpio *gpio = to_u300_gpio(chip);
312 enum pin_config_param param = (enum pin_config_param) *config;
316 /* One bit per pin, clamp to bool range */
317 biasmode = !!(readl(U300_PIN_REG(offset, per)) & U300_PIN_BIT(offset));
319 /* Mask out the two bits for this pin and shift to bits 0,1 */
320 drmode = readl(U300_PIN_REG(offset, pcr));
321 drmode &= (U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
322 drmode >>= ((offset & 0x07) << 1);
325 case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
332 case PIN_CONFIG_BIAS_PULL_UP:
339 case PIN_CONFIG_DRIVE_PUSH_PULL:
341 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL)
346 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
348 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN)
353 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
355 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE)
366 int u300_gpio_config_set(struct gpio_chip *chip, unsigned offset,
367 enum pin_config_param param)
369 struct u300_gpio *gpio = to_u300_gpio(chip);
373 local_irq_save(flags);
375 case PIN_CONFIG_BIAS_DISABLE:
376 case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
377 val = readl(U300_PIN_REG(offset, per));
378 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
380 case PIN_CONFIG_BIAS_PULL_UP:
381 val = readl(U300_PIN_REG(offset, per));
382 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
384 case PIN_CONFIG_DRIVE_PUSH_PULL:
385 val = readl(U300_PIN_REG(offset, pcr));
386 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
387 << ((offset & 0x07) << 1));
388 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
389 << ((offset & 0x07) << 1));
390 writel(val, U300_PIN_REG(offset, pcr));
392 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
393 val = readl(U300_PIN_REG(offset, pcr));
394 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
395 << ((offset & 0x07) << 1));
396 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN
397 << ((offset & 0x07) << 1));
398 writel(val, U300_PIN_REG(offset, pcr));
400 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
401 val = readl(U300_PIN_REG(offset, pcr));
402 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
403 << ((offset & 0x07) << 1));
404 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE
405 << ((offset & 0x07) << 1));
406 writel(val, U300_PIN_REG(offset, pcr));
409 local_irq_restore(flags);
410 dev_err(gpio->dev, "illegal configuration requested\n");
413 local_irq_restore(flags);
417 static struct gpio_chip u300_gpio_chip = {
418 .label = "u300-gpio-chip",
419 .owner = THIS_MODULE,
420 .request = u300_gpio_request,
421 .free = u300_gpio_free,
422 .get = u300_gpio_get,
423 .set = u300_gpio_set,
424 .direction_input = u300_gpio_direction_input,
425 .direction_output = u300_gpio_direction_output,
428 static void u300_toggle_trigger(struct u300_gpio *gpio, unsigned offset)
432 val = readl(U300_PIN_REG(offset, icr));
433 /* Set mode depending on state */
434 if (u300_gpio_get(&gpio->chip, offset)) {
435 /* High now, let's trigger on falling edge next then */
436 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
437 dev_dbg(gpio->dev, "next IRQ on falling edge on pin %d\n",
440 /* Low now, let's trigger on rising edge next then */
441 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
442 dev_dbg(gpio->dev, "next IRQ on rising edge on pin %d\n",
447 static int u300_gpio_irq_type(struct irq_data *d, unsigned trigger)
449 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
450 struct u300_gpio *gpio = to_u300_gpio(chip);
451 struct u300_gpio_port *port = &gpio->ports[d->hwirq >> 3];
452 int offset = d->hwirq;
455 if ((trigger & IRQF_TRIGGER_RISING) &&
456 (trigger & IRQF_TRIGGER_FALLING)) {
458 * The GPIO block can only trigger on falling OR rising edges,
459 * not both. So we need to toggle the mode whenever the pin
460 * goes from one state to the other with a special state flag
463 "trigger on both rising and falling edge on pin %d\n",
465 port->toggle_edge_mode |= U300_PIN_BIT(offset);
466 u300_toggle_trigger(gpio, offset);
467 } else if (trigger & IRQF_TRIGGER_RISING) {
468 dev_dbg(gpio->dev, "trigger on rising edge on pin %d\n",
470 val = readl(U300_PIN_REG(offset, icr));
471 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
472 port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
473 } else if (trigger & IRQF_TRIGGER_FALLING) {
474 dev_dbg(gpio->dev, "trigger on falling edge on pin %d\n",
476 val = readl(U300_PIN_REG(offset, icr));
477 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
478 port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
484 static void u300_gpio_irq_enable(struct irq_data *d)
486 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
487 struct u300_gpio *gpio = to_u300_gpio(chip);
488 struct u300_gpio_port *port = &gpio->ports[d->hwirq >> 3];
489 int offset = d->hwirq;
493 dev_dbg(gpio->dev, "enable IRQ for hwirq %lu on port %s, offset %d\n",
494 d->hwirq, port->name, offset);
495 local_irq_save(flags);
496 val = readl(U300_PIN_REG(offset, ien));
497 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
498 local_irq_restore(flags);
501 static void u300_gpio_irq_disable(struct irq_data *d)
503 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
504 struct u300_gpio *gpio = to_u300_gpio(chip);
505 int offset = d->hwirq;
509 local_irq_save(flags);
510 val = readl(U300_PIN_REG(offset, ien));
511 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
512 local_irq_restore(flags);
515 static struct irq_chip u300_gpio_irqchip = {
516 .name = "u300-gpio-irqchip",
517 .irq_enable = u300_gpio_irq_enable,
518 .irq_disable = u300_gpio_irq_disable,
519 .irq_set_type = u300_gpio_irq_type,
522 static void u300_gpio_irq_handler(unsigned irq, struct irq_desc *desc)
524 struct irq_chip *parent_chip = irq_get_chip(irq);
525 struct gpio_chip *chip = irq_get_handler_data(irq);
526 struct u300_gpio *gpio = to_u300_gpio(chip);
527 struct u300_gpio_port *port = &gpio->ports[irq - chip->base];
528 int pinoffset = port->number << 3; /* get the right stride */
531 chained_irq_enter(parent_chip, desc);
533 /* Read event register */
534 val = readl(U300_PIN_REG(pinoffset, iev));
535 /* Mask relevant bits */
536 val &= 0xFFU; /* 8 bits per port */
537 /* ACK IRQ (clear event) */
538 writel(val, U300_PIN_REG(pinoffset, iev));
540 /* Call IRQ handler */
544 for_each_set_bit(irqoffset, &val, U300_GPIO_PINS_PER_PORT) {
545 int offset = pinoffset + irqoffset;
546 int pin_irq = irq_find_mapping(chip->irqdomain, offset);
548 dev_dbg(gpio->dev, "GPIO IRQ %d on pin %d\n",
550 generic_handle_irq(pin_irq);
552 * Triggering IRQ on both rising and falling edge
555 if (port->toggle_edge_mode & U300_PIN_BIT(offset))
556 u300_toggle_trigger(gpio, offset);
560 chained_irq_exit(parent_chip, desc);
563 static void __init u300_gpio_init_pin(struct u300_gpio *gpio,
565 const struct u300_gpio_confdata *conf)
567 /* Set mode: input or output */
569 u300_gpio_direction_output(&gpio->chip, offset, conf->outval);
571 /* Deactivate bias mode for output */
572 u300_gpio_config_set(&gpio->chip, offset,
573 PIN_CONFIG_BIAS_HIGH_IMPEDANCE);
575 /* Set drive mode for output */
576 u300_gpio_config_set(&gpio->chip, offset,
577 PIN_CONFIG_DRIVE_PUSH_PULL);
579 dev_dbg(gpio->dev, "set up pin %d as output, value: %d\n",
580 offset, conf->outval);
582 u300_gpio_direction_input(&gpio->chip, offset);
584 /* Always set output low on input pins */
585 u300_gpio_set(&gpio->chip, offset, 0);
587 /* Set bias mode for input */
588 u300_gpio_config_set(&gpio->chip, offset, conf->bias_mode);
590 dev_dbg(gpio->dev, "set up pin %d as input, bias: %04x\n",
591 offset, conf->bias_mode);
595 static void __init u300_gpio_init_coh901571(struct u300_gpio *gpio)
599 /* Write default config and values to all pins */
600 for (i = 0; i < U300_GPIO_NUM_PORTS; i++) {
601 for (j = 0; j < 8; j++) {
602 const struct u300_gpio_confdata *conf;
603 int offset = (i*8) + j;
605 conf = &bs335_gpio_config[i][j];
606 u300_gpio_init_pin(gpio, offset, conf);
612 * Here we map a GPIO in the local gpio_chip pin space to a pin in
613 * the local pinctrl pin space. The pin controller used is
616 struct coh901_pinpair {
618 unsigned int pin_base;
621 #define COH901_PINRANGE(a, b) { .offset = a, .pin_base = b }
623 static struct coh901_pinpair coh901_pintable[] = {
624 COH901_PINRANGE(10, 426),
625 COH901_PINRANGE(11, 180),
626 COH901_PINRANGE(12, 165), /* MS/MMC card insertion */
627 COH901_PINRANGE(13, 179),
628 COH901_PINRANGE(14, 178),
629 COH901_PINRANGE(16, 194),
630 COH901_PINRANGE(17, 193),
631 COH901_PINRANGE(18, 192),
632 COH901_PINRANGE(19, 191),
633 COH901_PINRANGE(20, 186),
634 COH901_PINRANGE(21, 185),
635 COH901_PINRANGE(22, 184),
636 COH901_PINRANGE(23, 183),
637 COH901_PINRANGE(24, 182),
638 COH901_PINRANGE(25, 181),
641 static int __init u300_gpio_probe(struct platform_device *pdev)
643 struct u300_gpio *gpio;
644 struct resource *memres;
651 gpio = devm_kzalloc(&pdev->dev, sizeof(struct u300_gpio), GFP_KERNEL);
655 gpio->chip = u300_gpio_chip;
656 gpio->chip.ngpio = U300_GPIO_NUM_PORTS * U300_GPIO_PINS_PER_PORT;
657 gpio->chip.dev = &pdev->dev;
659 gpio->dev = &pdev->dev;
661 memres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
662 gpio->base = devm_ioremap_resource(&pdev->dev, memres);
663 if (IS_ERR(gpio->base))
664 return PTR_ERR(gpio->base);
666 gpio->clk = devm_clk_get(gpio->dev, NULL);
667 if (IS_ERR(gpio->clk)) {
668 err = PTR_ERR(gpio->clk);
669 dev_err(gpio->dev, "could not get GPIO clock\n");
673 err = clk_prepare_enable(gpio->clk);
675 dev_err(gpio->dev, "could not enable GPIO clock\n");
680 "initializing GPIO Controller COH 901 571/3\n");
681 gpio->stride = U300_GPIO_PORT_STRIDE;
682 gpio->pcr = U300_GPIO_PXPCR;
683 gpio->dor = U300_GPIO_PXPDOR;
684 gpio->dir = U300_GPIO_PXPDIR;
685 gpio->per = U300_GPIO_PXPER;
686 gpio->icr = U300_GPIO_PXICR;
687 gpio->ien = U300_GPIO_PXIEN;
688 gpio->iev = U300_GPIO_PXIEV;
689 ifr = U300_GPIO_PXIFR;
691 val = readl(gpio->base + U300_GPIO_CR);
692 dev_info(gpio->dev, "COH901571/3 block version: %d, " \
693 "number of cores: %d totalling %d pins\n",
694 ((val & 0x000001FC) >> 2),
695 ((val & 0x0000FE00) >> 9),
696 ((val & 0x0000FE00) >> 9) * 8);
697 writel(U300_GPIO_CR_BLOCK_CLKRQ_ENABLE,
698 gpio->base + U300_GPIO_CR);
699 u300_gpio_init_coh901571(gpio);
701 #ifdef CONFIG_OF_GPIO
702 gpio->chip.of_node = pdev->dev.of_node;
704 err = gpiochip_add(&gpio->chip);
706 dev_err(gpio->dev, "unable to add gpiochip: %d\n", err);
710 err = gpiochip_irqchip_add(&gpio->chip,
714 IRQ_TYPE_EDGE_FALLING);
716 dev_err(gpio->dev, "no GPIO irqchip\n");
720 /* Add each port with its IRQ separately */
721 for (portno = 0 ; portno < U300_GPIO_NUM_PORTS; portno++) {
722 struct u300_gpio_port *port = &gpio->ports[portno];
724 snprintf(port->name, 8, "gpio%d", portno);
725 port->number = portno;
728 port->irq = platform_get_irq(pdev, portno);
730 gpiochip_set_chained_irqchip(&gpio->chip,
733 u300_gpio_irq_handler);
735 /* Turns off irq force (test register) for this port */
736 writel(0x0, gpio->base + portno * gpio->stride + ifr);
738 dev_dbg(gpio->dev, "initialized %d GPIO ports\n", portno);
741 * Add pinctrl pin ranges, the pin controller must be registered
744 for (i = 0; i < ARRAY_SIZE(coh901_pintable); i++) {
745 struct coh901_pinpair *p = &coh901_pintable[i];
747 err = gpiochip_add_pin_range(&gpio->chip, "pinctrl-u300",
748 p->offset, p->pin_base, 1);
753 platform_set_drvdata(pdev, gpio);
759 gpiochip_remove(&gpio->chip);
761 clk_disable_unprepare(gpio->clk);
762 dev_err(&pdev->dev, "module ERROR:%d\n", err);
766 static int __exit u300_gpio_remove(struct platform_device *pdev)
768 struct u300_gpio *gpio = platform_get_drvdata(pdev);
770 /* Turn off the GPIO block */
771 writel(0x00000000U, gpio->base + U300_GPIO_CR);
773 gpiochip_remove(&gpio->chip);
774 clk_disable_unprepare(gpio->clk);
778 static const struct of_device_id u300_gpio_match[] = {
779 { .compatible = "stericsson,gpio-coh901" },
783 static struct platform_driver u300_gpio_driver = {
786 .of_match_table = u300_gpio_match,
788 .remove = __exit_p(u300_gpio_remove),
791 static int __init u300_gpio_init(void)
793 return platform_driver_probe(&u300_gpio_driver, u300_gpio_probe);
796 static void __exit u300_gpio_exit(void)
798 platform_driver_unregister(&u300_gpio_driver);
801 arch_initcall(u300_gpio_init);
802 module_exit(u300_gpio_exit);
804 MODULE_AUTHOR("Linus Walleij <linus.walleij@stericsson.com>");
805 MODULE_DESCRIPTION("ST-Ericsson AB COH 901 335/COH 901 571/3 GPIO driver");
806 MODULE_LICENSE("GPL");