2 * pinmux driver for CSR SiRFprimaII
4 * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
7 * Licensed under GPLv2 or later.
10 #include <linux/init.h>
11 #include <linux/module.h>
12 #include <linux/irq.h>
13 #include <linux/platform_device.h>
15 #include <linux/slab.h>
16 #include <linux/err.h>
17 #include <linux/pinctrl/pinctrl.h>
18 #include <linux/pinctrl/pinmux.h>
19 #include <linux/pinctrl/consumer.h>
20 #include <linux/pinctrl/machine.h>
22 #include <linux/of_address.h>
23 #include <linux/of_device.h>
24 #include <linux/of_platform.h>
25 #include <linux/bitops.h>
26 #include <linux/gpio.h>
27 #include <linux/of_gpio.h>
29 #include "pinctrl-sirf.h"
31 #define DRIVER_NAME "pinmux-sirf"
33 struct sirfsoc_gpio_bank {
39 struct sirfsoc_gpio_chip {
40 struct of_mm_gpio_chip chip;
41 struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
45 static struct sirfsoc_pin_group *sirfsoc_pin_groups;
46 static int sirfsoc_pingrp_cnt;
48 static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
50 return sirfsoc_pingrp_cnt;
53 static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
56 return sirfsoc_pin_groups[selector].name;
59 static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev,
61 const unsigned **pins,
64 *pins = sirfsoc_pin_groups[selector].pins;
65 *num_pins = sirfsoc_pin_groups[selector].num_pins;
69 static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev,
70 struct seq_file *s, unsigned offset)
72 seq_printf(s, " " DRIVER_NAME);
75 static int sirfsoc_dt_node_to_map(struct pinctrl_dev *pctldev,
76 struct device_node *np_config,
77 struct pinctrl_map **map, unsigned *num_maps)
79 struct sirfsoc_pmx *spmx = pinctrl_dev_get_drvdata(pctldev);
80 struct device_node *np;
81 struct property *prop;
82 const char *function, *group;
83 int ret, index = 0, count = 0;
85 /* calculate number of maps required */
86 for_each_child_of_node(np_config, np) {
87 ret = of_property_read_string(np, "sirf,function", &function);
91 ret = of_property_count_strings(np, "sirf,pins");
99 dev_err(spmx->dev, "No child nodes passed via DT\n");
103 *map = kzalloc(sizeof(**map) * count, GFP_KERNEL);
107 for_each_child_of_node(np_config, np) {
108 of_property_read_string(np, "sirf,function", &function);
109 of_property_for_each_string(np, "sirf,pins", prop, group) {
110 (*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
111 (*map)[index].data.mux.group = group;
112 (*map)[index].data.mux.function = function;
122 static void sirfsoc_dt_free_map(struct pinctrl_dev *pctldev,
123 struct pinctrl_map *map, unsigned num_maps)
128 static struct pinctrl_ops sirfsoc_pctrl_ops = {
129 .get_groups_count = sirfsoc_get_groups_count,
130 .get_group_name = sirfsoc_get_group_name,
131 .get_group_pins = sirfsoc_get_group_pins,
132 .pin_dbg_show = sirfsoc_pin_dbg_show,
133 .dt_node_to_map = sirfsoc_dt_node_to_map,
134 .dt_free_map = sirfsoc_dt_free_map,
137 static struct sirfsoc_pmx_func *sirfsoc_pmx_functions;
138 static int sirfsoc_pmxfunc_cnt;
140 static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx,
141 unsigned selector, bool enable)
144 const struct sirfsoc_padmux *mux =
145 sirfsoc_pmx_functions[selector].padmux;
146 const struct sirfsoc_muxmask *mask = mux->muxmask;
148 for (i = 0; i < mux->muxmask_counts; i++) {
150 muxval = readl(spmx->gpio_virtbase +
151 SIRFSOC_GPIO_PAD_EN(mask[i].group));
153 muxval = muxval & ~mask[i].mask;
155 muxval = muxval | mask[i].mask;
156 writel(muxval, spmx->gpio_virtbase +
157 SIRFSOC_GPIO_PAD_EN(mask[i].group));
160 if (mux->funcmask && enable) {
164 readl(spmx->rsc_virtbase + mux->ctrlreg);
166 (func_en_val & ~mux->funcmask) | (mux->funcval);
167 writel(func_en_val, spmx->rsc_virtbase + mux->ctrlreg);
171 static int sirfsoc_pinmux_set_mux(struct pinctrl_dev *pmxdev,
175 struct sirfsoc_pmx *spmx;
177 spmx = pinctrl_dev_get_drvdata(pmxdev);
178 sirfsoc_pinmux_endisable(spmx, selector, true);
183 static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
185 return sirfsoc_pmxfunc_cnt;
188 static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
191 return sirfsoc_pmx_functions[selector].name;
194 static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev,
196 const char * const **groups,
197 unsigned * const num_groups)
199 *groups = sirfsoc_pmx_functions[selector].groups;
200 *num_groups = sirfsoc_pmx_functions[selector].num_groups;
204 static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
205 struct pinctrl_gpio_range *range, unsigned offset)
207 struct sirfsoc_pmx *spmx;
209 int group = range->id;
213 spmx = pinctrl_dev_get_drvdata(pmxdev);
215 muxval = readl(spmx->gpio_virtbase +
216 SIRFSOC_GPIO_PAD_EN(group));
217 muxval = muxval | (1 << (offset - range->pin_base));
218 writel(muxval, spmx->gpio_virtbase +
219 SIRFSOC_GPIO_PAD_EN(group));
224 static struct pinmux_ops sirfsoc_pinmux_ops = {
225 .set_mux = sirfsoc_pinmux_set_mux,
226 .get_functions_count = sirfsoc_pinmux_get_funcs_count,
227 .get_function_name = sirfsoc_pinmux_get_func_name,
228 .get_function_groups = sirfsoc_pinmux_get_groups,
229 .gpio_request_enable = sirfsoc_pinmux_request_gpio,
232 static struct pinctrl_desc sirfsoc_pinmux_desc = {
234 .pctlops = &sirfsoc_pctrl_ops,
235 .pmxops = &sirfsoc_pinmux_ops,
236 .owner = THIS_MODULE,
239 static void __iomem *sirfsoc_rsc_of_iomap(void)
241 const struct of_device_id rsc_ids[] = {
242 { .compatible = "sirf,prima2-rsc" },
245 struct device_node *np;
247 np = of_find_matching_node(NULL, rsc_ids);
249 panic("unable to find compatible rsc node in dtb\n");
251 return of_iomap(np, 0);
254 static int sirfsoc_gpio_of_xlate(struct gpio_chip *gc,
255 const struct of_phandle_args *gpiospec,
258 if (gpiospec->args[0] > SIRFSOC_GPIO_NO_OF_BANKS * SIRFSOC_GPIO_BANK_SIZE)
262 *flags = gpiospec->args[1];
264 return gpiospec->args[0];
267 static const struct of_device_id pinmux_ids[] = {
268 { .compatible = "sirf,prima2-pinctrl", .data = &prima2_pinctrl_data, },
269 { .compatible = "sirf,atlas6-pinctrl", .data = &atlas6_pinctrl_data, },
273 static int sirfsoc_pinmux_probe(struct platform_device *pdev)
276 struct sirfsoc_pmx *spmx;
277 struct device_node *np = pdev->dev.of_node;
278 const struct sirfsoc_pinctrl_data *pdata;
280 /* Create state holders etc for this driver */
281 spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
285 spmx->dev = &pdev->dev;
287 platform_set_drvdata(pdev, spmx);
289 spmx->gpio_virtbase = of_iomap(np, 0);
290 if (!spmx->gpio_virtbase) {
291 dev_err(&pdev->dev, "can't map gpio registers\n");
295 spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
296 if (!spmx->rsc_virtbase) {
298 dev_err(&pdev->dev, "can't map rsc registers\n");
299 goto out_no_rsc_remap;
302 pdata = of_match_node(pinmux_ids, np)->data;
303 sirfsoc_pin_groups = pdata->grps;
304 sirfsoc_pingrp_cnt = pdata->grps_cnt;
305 sirfsoc_pmx_functions = pdata->funcs;
306 sirfsoc_pmxfunc_cnt = pdata->funcs_cnt;
307 sirfsoc_pinmux_desc.pins = pdata->pads;
308 sirfsoc_pinmux_desc.npins = pdata->pads_cnt;
311 /* Now register the pin controller and all pins it handles */
312 spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
313 if (IS_ERR(spmx->pmx)) {
314 dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
315 ret = PTR_ERR(spmx->pmx);
319 dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
324 iounmap(spmx->rsc_virtbase);
326 iounmap(spmx->gpio_virtbase);
330 #ifdef CONFIG_PM_SLEEP
331 static int sirfsoc_pinmux_suspend_noirq(struct device *dev)
334 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
336 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
337 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
338 spmx->gpio_regs[i][j] = readl(spmx->gpio_virtbase +
339 SIRFSOC_GPIO_CTRL(i, j));
341 spmx->ints_regs[i] = readl(spmx->gpio_virtbase +
342 SIRFSOC_GPIO_INT_STATUS(i));
343 spmx->paden_regs[i] = readl(spmx->gpio_virtbase +
344 SIRFSOC_GPIO_PAD_EN(i));
346 spmx->dspen_regs = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
348 for (i = 0; i < 3; i++)
349 spmx->rsc_regs[i] = readl(spmx->rsc_virtbase + 4 * i);
354 static int sirfsoc_pinmux_resume_noirq(struct device *dev)
357 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
359 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
360 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
361 writel(spmx->gpio_regs[i][j], spmx->gpio_virtbase +
362 SIRFSOC_GPIO_CTRL(i, j));
364 writel(spmx->ints_regs[i], spmx->gpio_virtbase +
365 SIRFSOC_GPIO_INT_STATUS(i));
366 writel(spmx->paden_regs[i], spmx->gpio_virtbase +
367 SIRFSOC_GPIO_PAD_EN(i));
369 writel(spmx->dspen_regs, spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
371 for (i = 0; i < 3; i++)
372 writel(spmx->rsc_regs[i], spmx->rsc_virtbase + 4 * i);
377 static const struct dev_pm_ops sirfsoc_pinmux_pm_ops = {
378 .suspend_noirq = sirfsoc_pinmux_suspend_noirq,
379 .resume_noirq = sirfsoc_pinmux_resume_noirq,
380 .freeze_noirq = sirfsoc_pinmux_suspend_noirq,
381 .restore_noirq = sirfsoc_pinmux_resume_noirq,
385 static struct platform_driver sirfsoc_pinmux_driver = {
388 .of_match_table = pinmux_ids,
389 #ifdef CONFIG_PM_SLEEP
390 .pm = &sirfsoc_pinmux_pm_ops,
393 .probe = sirfsoc_pinmux_probe,
396 static int __init sirfsoc_pinmux_init(void)
398 return platform_driver_register(&sirfsoc_pinmux_driver);
400 arch_initcall(sirfsoc_pinmux_init);
402 static inline struct sirfsoc_gpio_chip *to_sirfsoc_gpio(struct gpio_chip *gc)
404 return container_of(gc, struct sirfsoc_gpio_chip, chip.gc);
407 static inline struct sirfsoc_gpio_bank *
408 sirfsoc_gpio_to_bank(struct sirfsoc_gpio_chip *sgpio, unsigned int offset)
410 return &sgpio->sgpio_bank[offset / SIRFSOC_GPIO_BANK_SIZE];
413 static inline int sirfsoc_gpio_to_bankoff(unsigned int offset)
415 return offset % SIRFSOC_GPIO_BANK_SIZE;
418 static void sirfsoc_gpio_irq_ack(struct irq_data *d)
420 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
421 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
422 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
423 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
427 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
429 spin_lock_irqsave(&sgpio->lock, flags);
431 val = readl(sgpio->chip.regs + offset);
433 writel(val, sgpio->chip.regs + offset);
435 spin_unlock_irqrestore(&sgpio->lock, flags);
438 static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_chip *sgpio,
439 struct sirfsoc_gpio_bank *bank,
445 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
447 spin_lock_irqsave(&sgpio->lock, flags);
449 val = readl(sgpio->chip.regs + offset);
450 val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
451 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
452 writel(val, sgpio->chip.regs + offset);
454 spin_unlock_irqrestore(&sgpio->lock, flags);
457 static void sirfsoc_gpio_irq_mask(struct irq_data *d)
459 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
460 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
461 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
463 __sirfsoc_gpio_irq_mask(sgpio, bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
466 static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
468 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
469 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
470 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
471 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
475 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
477 spin_lock_irqsave(&sgpio->lock, flags);
479 val = readl(sgpio->chip.regs + offset);
480 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
481 val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
482 writel(val, sgpio->chip.regs + offset);
484 spin_unlock_irqrestore(&sgpio->lock, flags);
487 static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
489 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
490 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
491 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
492 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
496 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
498 spin_lock_irqsave(&sgpio->lock, flags);
500 val = readl(sgpio->chip.regs + offset);
501 val &= ~(SIRFSOC_GPIO_CTL_INTR_STS_MASK | SIRFSOC_GPIO_CTL_OUT_EN_MASK);
506 case IRQ_TYPE_EDGE_RISING:
507 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
508 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
509 val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
511 case IRQ_TYPE_EDGE_FALLING:
512 val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
513 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
514 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
516 case IRQ_TYPE_EDGE_BOTH:
517 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
518 SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
519 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
521 case IRQ_TYPE_LEVEL_LOW:
522 val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
523 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
524 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
526 case IRQ_TYPE_LEVEL_HIGH:
527 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
528 val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
529 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
533 writel(val, sgpio->chip.regs + offset);
535 spin_unlock_irqrestore(&sgpio->lock, flags);
540 static struct irq_chip sirfsoc_irq_chip = {
541 .name = "sirf-gpio-irq",
542 .irq_ack = sirfsoc_gpio_irq_ack,
543 .irq_mask = sirfsoc_gpio_irq_mask,
544 .irq_unmask = sirfsoc_gpio_irq_unmask,
545 .irq_set_type = sirfsoc_gpio_irq_type,
548 static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
550 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
551 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
552 struct sirfsoc_gpio_bank *bank;
555 struct irq_chip *chip = irq_get_chip(irq);
558 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
559 bank = &sgpio->sgpio_bank[i];
560 if (bank->parent_irq == irq)
563 BUG_ON(i == SIRFSOC_GPIO_NO_OF_BANKS);
565 chained_irq_enter(chip, desc);
567 status = readl(sgpio->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
570 "%s: gpio id %d status %#x no interrupt is flagged\n",
571 __func__, bank->id, status);
572 handle_bad_irq(irq, desc);
577 ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
580 * Here we must check whether the corresponding GPIO's interrupt
581 * has been enabled, otherwise just skip it
583 if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
584 pr_debug("%s: gpio id %d idx %d happens\n",
585 __func__, bank->id, idx);
586 generic_handle_irq(irq_find_mapping(gc->irqdomain, idx +
587 bank->id * SIRFSOC_GPIO_BANK_SIZE));
591 status = status >> 1;
594 chained_irq_exit(chip, desc);
597 static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_chip *sgpio,
598 unsigned ctrl_offset)
602 val = readl(sgpio->chip.regs + ctrl_offset);
603 val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
604 writel(val, sgpio->chip.regs + ctrl_offset);
607 static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
609 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
610 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
613 if (pinctrl_request_gpio(chip->base + offset))
616 spin_lock_irqsave(&bank->lock, flags);
620 * set direction as input and mask irq
622 sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
623 __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
625 spin_unlock_irqrestore(&bank->lock, flags);
630 static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
632 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
633 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
636 spin_lock_irqsave(&bank->lock, flags);
638 __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
639 sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
641 spin_unlock_irqrestore(&bank->lock, flags);
643 pinctrl_free_gpio(chip->base + offset);
646 static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
648 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
649 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
650 int idx = sirfsoc_gpio_to_bankoff(gpio);
654 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
656 spin_lock_irqsave(&bank->lock, flags);
658 sirfsoc_gpio_set_input(sgpio, offset);
660 spin_unlock_irqrestore(&bank->lock, flags);
665 static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_chip *sgpio,
666 struct sirfsoc_gpio_bank *bank,
673 spin_lock_irqsave(&bank->lock, flags);
675 out_ctrl = readl(sgpio->chip.regs + offset);
677 out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
679 out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
681 out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
682 out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
683 writel(out_ctrl, sgpio->chip.regs + offset);
685 spin_unlock_irqrestore(&bank->lock, flags);
688 static int sirfsoc_gpio_direction_output(struct gpio_chip *chip,
689 unsigned gpio, int value)
691 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
692 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
693 int idx = sirfsoc_gpio_to_bankoff(gpio);
697 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
699 spin_lock_irqsave(&sgpio->lock, flags);
701 sirfsoc_gpio_set_output(sgpio, bank, offset, value);
703 spin_unlock_irqrestore(&sgpio->lock, flags);
708 static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
710 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
711 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
715 spin_lock_irqsave(&bank->lock, flags);
717 val = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
719 spin_unlock_irqrestore(&bank->lock, flags);
721 return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
724 static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
727 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
728 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
732 spin_lock_irqsave(&bank->lock, flags);
734 ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
736 ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
738 ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
739 writel(ctrl, sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
741 spin_unlock_irqrestore(&bank->lock, flags);
744 static void sirfsoc_gpio_set_pullup(struct sirfsoc_gpio_chip *sgpio,
748 const unsigned long *p = (const unsigned long *)pullups;
750 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
751 for_each_set_bit(n, p + i, BITS_PER_LONG) {
752 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
753 u32 val = readl(sgpio->chip.regs + offset);
754 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
755 val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
756 writel(val, sgpio->chip.regs + offset);
761 static void sirfsoc_gpio_set_pulldown(struct sirfsoc_gpio_chip *sgpio,
762 const u32 *pulldowns)
765 const unsigned long *p = (const unsigned long *)pulldowns;
767 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
768 for_each_set_bit(n, p + i, BITS_PER_LONG) {
769 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
770 u32 val = readl(sgpio->chip.regs + offset);
771 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
772 val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
773 writel(val, sgpio->chip.regs + offset);
778 static int sirfsoc_gpio_probe(struct device_node *np)
781 static struct sirfsoc_gpio_chip *sgpio;
782 struct sirfsoc_gpio_bank *bank;
784 struct platform_device *pdev;
786 u32 pullups[SIRFSOC_GPIO_NO_OF_BANKS], pulldowns[SIRFSOC_GPIO_NO_OF_BANKS];
788 pdev = of_find_device_by_node(np);
792 sgpio = devm_kzalloc(&pdev->dev, sizeof(*sgpio), GFP_KERNEL);
795 spin_lock_init(&sgpio->lock);
797 regs = of_iomap(np, 0);
801 sgpio->chip.gc.request = sirfsoc_gpio_request;
802 sgpio->chip.gc.free = sirfsoc_gpio_free;
803 sgpio->chip.gc.direction_input = sirfsoc_gpio_direction_input;
804 sgpio->chip.gc.get = sirfsoc_gpio_get_value;
805 sgpio->chip.gc.direction_output = sirfsoc_gpio_direction_output;
806 sgpio->chip.gc.set = sirfsoc_gpio_set_value;
807 sgpio->chip.gc.base = 0;
808 sgpio->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS;
809 sgpio->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
810 sgpio->chip.gc.of_node = np;
811 sgpio->chip.gc.of_xlate = sirfsoc_gpio_of_xlate;
812 sgpio->chip.gc.of_gpio_n_cells = 2;
813 sgpio->chip.gc.dev = &pdev->dev;
814 sgpio->chip.regs = regs;
816 err = gpiochip_add(&sgpio->chip.gc);
818 dev_err(&pdev->dev, "%s: error in probe function with status %d\n",
823 err = gpiochip_irqchip_add(&sgpio->chip.gc,
829 "could not connect irqchip to gpiochip\n");
833 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
834 bank = &sgpio->sgpio_bank[i];
835 spin_lock_init(&bank->lock);
836 bank->parent_irq = platform_get_irq(pdev, i);
837 if (bank->parent_irq < 0) {
838 err = bank->parent_irq;
842 gpiochip_set_chained_irqchip(&sgpio->chip.gc,
845 sirfsoc_gpio_handle_irq);
848 err = gpiochip_add_pin_range(&sgpio->chip.gc, dev_name(&pdev->dev),
849 0, 0, SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS);
852 "could not add gpiochip pin range\n");
856 if (!of_property_read_u32_array(np, "sirf,pullups", pullups,
857 SIRFSOC_GPIO_NO_OF_BANKS))
858 sirfsoc_gpio_set_pullup(sgpio, pullups);
860 if (!of_property_read_u32_array(np, "sirf,pulldowns", pulldowns,
861 SIRFSOC_GPIO_NO_OF_BANKS))
862 sirfsoc_gpio_set_pulldown(sgpio, pulldowns);
868 gpiochip_remove(&sgpio->chip.gc);
874 static int __init sirfsoc_gpio_init(void)
877 struct device_node *np;
879 np = of_find_matching_node(NULL, pinmux_ids);
884 return sirfsoc_gpio_probe(np);
886 subsys_initcall(sirfsoc_gpio_init);
888 MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>");
889 MODULE_AUTHOR("Yuping Luo <yuping.luo@csr.com>");
890 MODULE_AUTHOR("Barry Song <baohua.song@csr.com>");
891 MODULE_DESCRIPTION("SIRFSOC pin control driver");
892 MODULE_LICENSE("GPL");