1 /************************************************************************
3 * ICP vortex GmbH: GDT ISA/EISA/PCI Disk Array Controllers *
4 * Intel Corporation: Storage RAID Controllers *
7 * Copyright (C) 1995-06 ICP vortex GmbH, Achim Leubner *
8 * Copyright (C) 2002-04 Intel Corporation *
9 * Copyright (C) 2003-06 Adaptec Inc. *
10 * <achim_leubner@adaptec.com> *
13 * Boji Tony Kannanthanam <boji.t.kannanthanam@intel.com> *
14 * Johannes Dinner <johannes_dinner@adaptec.com> *
16 * This program is free software; you can redistribute it and/or modify *
17 * it under the terms of the GNU General Public License as published *
18 * by the Free Software Foundation; either version 2 of the License, *
19 * or (at your option) any later version. *
21 * This program is distributed in the hope that it will be useful, *
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
24 * GNU General Public License for more details. *
26 * You should have received a copy of the GNU General Public License *
27 * along with this kernel; if not, write to the Free Software *
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. *
30 * Linux kernel 2.6.x supported *
32 ************************************************************************/
34 /* All GDT Disk Array Controllers are fully supported by this driver.
35 * This includes the PCI/EISA/ISA SCSI Disk Array Controllers and the
36 * PCI Fibre Channel Disk Array Controllers. See gdth.h for a complete
37 * list of all controller types.
39 * If you have one or more GDT3000/3020 EISA controllers with
40 * controller BIOS disabled, you have to set the IRQ values with the
41 * command line option "gdth=irq1,irq2,...", where the irq1,irq2,... are
42 * the IRQ values for the EISA controllers.
44 * After the optional list of IRQ values, other possible
45 * command line options are:
46 * disable:Y disable driver
47 * disable:N enable driver
48 * reserve_mode:0 reserve no drives for the raw service
49 * reserve_mode:1 reserve all not init., removable drives
50 * reserve_mode:2 reserve all not init. drives
51 * reserve_list:h,b,t,l,h,b,t,l,... reserve particular drive(s) with
52 * h- controller no., b- channel no.,
53 * t- target ID, l- LUN
54 * reverse_scan:Y reverse scan order for PCI controllers
55 * reverse_scan:N scan PCI controllers like BIOS
56 * max_ids:x x - target ID count per channel (1..MAXID)
57 * rescan:Y rescan all channels/IDs
58 * rescan:N use all devices found until now
59 * hdr_channel:x x - number of virtual bus for host drives
60 * shared_access:Y disable driver reserve/release protocol to
61 * access a shared resource from several nodes,
62 * appropriate controller firmware required
63 * shared_access:N enable driver reserve/release protocol
64 * probe_eisa_isa:Y scan for EISA/ISA controllers
65 * probe_eisa_isa:N do not scan for EISA/ISA controllers
66 * force_dma32:Y use only 32 bit DMA mode
67 * force_dma32:N use 64 bit DMA mode, if supported
69 * The default values are: "gdth=disable:N,reserve_mode:1,reverse_scan:N,
70 * max_ids:127,rescan:N,hdr_channel:0,
71 * shared_access:Y,probe_eisa_isa:N,force_dma32:N".
72 * Here is another example: "gdth=reserve_list:0,1,2,0,0,1,3,0,rescan:Y".
74 * When loading the gdth driver as a module, the same options are available.
75 * You can set the IRQs with "IRQ=...". However, the syntax to specify the
76 * options changes slightly. You must replace all ',' between options
77 * with ' ' and all ':' with '=' and you must use
78 * '1' in place of 'Y' and '0' in place of 'N'.
80 * Default: "modprobe gdth disable=0 reserve_mode=1 reverse_scan=0
81 * max_ids=127 rescan=0 hdr_channel=0 shared_access=0
82 * probe_eisa_isa=0 force_dma32=0"
83 * The other example: "modprobe gdth reserve_list=0,1,2,0,0,1,3,0 rescan=1".
86 /* The meaning of the Scsi_Pointer members in this driver is as follows:
88 * this_residual: unused
91 * buffers_residual: unused
94 * have_data_in: unused
95 * sent_command: unused
100 /* interrupt coalescing */
101 /* #define INT_COAL */
104 #define GDTH_STATISTICS
106 #include <linux/module.h>
108 #include <linux/version.h>
109 #include <linux/kernel.h>
110 #include <linux/types.h>
111 #include <linux/pci.h>
112 #include <linux/string.h>
113 #include <linux/ctype.h>
114 #include <linux/ioport.h>
115 #include <linux/delay.h>
116 #include <linux/interrupt.h>
117 #include <linux/in.h>
118 #include <linux/proc_fs.h>
119 #include <linux/time.h>
120 #include <linux/timer.h>
121 #include <linux/dma-mapping.h>
122 #include <linux/list.h>
123 #include <linux/mutex.h>
124 #include <linux/slab.h>
127 #include <linux/mc146818rtc.h>
129 #include <linux/reboot.h>
132 #include <asm/system.h>
134 #include <asm/uaccess.h>
135 #include <linux/spinlock.h>
136 #include <linux/blkdev.h>
137 #include <linux/scatterlist.h>
140 #include <scsi/scsi_host.h>
143 static DEFINE_MUTEX(gdth_mutex);
144 static void gdth_delay(int milliseconds);
145 static void gdth_eval_mapping(u32 size, u32 *cyls, int *heads, int *secs);
146 static irqreturn_t gdth_interrupt(int irq, void *dev_id);
147 static irqreturn_t __gdth_interrupt(gdth_ha_str *ha,
148 int gdth_from_wait, int* pIndex);
149 static int gdth_sync_event(gdth_ha_str *ha, int service, u8 index,
151 static int gdth_async_event(gdth_ha_str *ha);
152 static void gdth_log_event(gdth_evt_data *dvr, char *buffer);
154 static void gdth_putq(gdth_ha_str *ha, Scsi_Cmnd *scp, u8 priority);
155 static void gdth_next(gdth_ha_str *ha);
156 static int gdth_fill_raw_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp, u8 b);
157 static int gdth_special_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp);
158 static gdth_evt_str *gdth_store_event(gdth_ha_str *ha, u16 source,
159 u16 idx, gdth_evt_data *evt);
160 static int gdth_read_event(gdth_ha_str *ha, int handle, gdth_evt_str *estr);
161 static void gdth_readapp_event(gdth_ha_str *ha, u8 application,
163 static void gdth_clear_events(void);
165 static void gdth_copy_internal_data(gdth_ha_str *ha, Scsi_Cmnd *scp,
166 char *buffer, u16 count);
167 static int gdth_internal_cache_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp);
168 static int gdth_fill_cache_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp, u16 hdrive);
170 static void gdth_enable_int(gdth_ha_str *ha);
171 static int gdth_test_busy(gdth_ha_str *ha);
172 static int gdth_get_cmd_index(gdth_ha_str *ha);
173 static void gdth_release_event(gdth_ha_str *ha);
174 static int gdth_wait(gdth_ha_str *ha, int index,u32 time);
175 static int gdth_internal_cmd(gdth_ha_str *ha, u8 service, u16 opcode,
176 u32 p1, u64 p2,u64 p3);
177 static int gdth_search_drives(gdth_ha_str *ha);
178 static int gdth_analyse_hdrive(gdth_ha_str *ha, u16 hdrive);
180 static const char *gdth_ctr_name(gdth_ha_str *ha);
182 static int gdth_open(struct inode *inode, struct file *filep);
183 static int gdth_close(struct inode *inode, struct file *filep);
184 static long gdth_unlocked_ioctl(struct file *filep, unsigned int cmd,
187 static void gdth_flush(gdth_ha_str *ha);
188 static int gdth_queuecommand(struct Scsi_Host *h, struct scsi_cmnd *cmd);
189 static int __gdth_queuecommand(gdth_ha_str *ha, struct scsi_cmnd *scp,
190 struct gdth_cmndinfo *cmndinfo);
191 static void gdth_scsi_done(struct scsi_cmnd *scp);
194 static u8 DebugState = DEBUG_GDTH;
197 #define MAX_SERBUF 160
198 static void ser_init(void);
199 static void ser_puts(char *str);
200 static void ser_putc(char c);
201 static int ser_printk(const char *fmt, ...);
202 static char strbuf[MAX_SERBUF+1];
204 #define COM_BASE 0x2f8
206 #define COM_BASE 0x3f8
208 static void ser_init()
210 unsigned port=COM_BASE;
214 /* 19200 Baud, if 9600: outb(12,port) */
224 static void ser_puts(char *str)
229 for (ptr=str;*ptr;++ptr)
233 static void ser_putc(char c)
235 unsigned port=COM_BASE;
237 while ((inb(port+5) & 0x20)==0);
241 while ((inb(port+5) & 0x20)==0);
246 static int ser_printk(const char *fmt, ...)
252 i = vsprintf(strbuf,fmt,args);
258 #define TRACE(a) {if (DebugState==1) {ser_printk a;}}
259 #define TRACE2(a) {if (DebugState==1 || DebugState==2) {ser_printk a;}}
260 #define TRACE3(a) {if (DebugState!=0) {ser_printk a;}}
262 #else /* !__SERIAL__ */
263 #define TRACE(a) {if (DebugState==1) {printk a;}}
264 #define TRACE2(a) {if (DebugState==1 || DebugState==2) {printk a;}}
265 #define TRACE3(a) {if (DebugState!=0) {printk a;}}
274 #ifdef GDTH_STATISTICS
275 static u32 max_rq=0, max_index=0, max_sg=0;
277 static u32 max_int_coal=0;
279 static u32 act_ints=0, act_ios=0, act_stats=0, act_rq=0;
280 static struct timer_list gdth_timer;
283 #define PTR2USHORT(a) (u16)(unsigned long)(a)
284 #define GDTOFFSOF(a,b) (size_t)&(((a*)0)->b)
285 #define INDEX_OK(i,t) ((i)<ARRAY_SIZE(t))
287 #define BUS_L2P(a,b) ((b)>(a)->virt_bus ? (b-1):(b))
290 static u8 gdth_drq_tab[4] = {5,6,7,7}; /* DRQ table */
292 #if defined(CONFIG_EISA) || defined(CONFIG_ISA)
293 static u8 gdth_irq_tab[6] = {0,10,11,12,14,0}; /* IRQ table */
295 static u8 gdth_polling; /* polling if TRUE */
296 static int gdth_ctr_count = 0; /* controller count */
297 static LIST_HEAD(gdth_instances); /* controller list */
298 static u8 gdth_write_through = FALSE; /* write through */
299 static gdth_evt_str ebuffer[MAX_EVENTS]; /* event buffer */
304 #define DIN 1 /* IN data direction */
305 #define DOU 2 /* OUT data direction */
306 #define DNO DIN /* no data transfer */
307 #define DUN DIN /* unknown data direction */
308 static u8 gdth_direction_tab[0x100] = {
309 DNO,DNO,DIN,DIN,DOU,DIN,DIN,DOU,DIN,DUN,DOU,DOU,DUN,DUN,DUN,DIN,
310 DNO,DIN,DIN,DOU,DIN,DOU,DNO,DNO,DOU,DNO,DIN,DNO,DIN,DOU,DNO,DUN,
311 DIN,DUN,DIN,DUN,DOU,DIN,DUN,DUN,DIN,DIN,DOU,DNO,DUN,DIN,DOU,DOU,
312 DOU,DOU,DOU,DNO,DIN,DNO,DNO,DIN,DOU,DOU,DOU,DOU,DIN,DOU,DIN,DOU,
313 DOU,DOU,DIN,DIN,DIN,DNO,DUN,DNO,DNO,DNO,DUN,DNO,DOU,DIN,DUN,DUN,
314 DUN,DUN,DUN,DUN,DUN,DOU,DUN,DUN,DUN,DUN,DIN,DUN,DUN,DUN,DUN,DUN,
315 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,
316 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,
317 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DIN,DUN,DOU,DUN,DUN,DUN,DUN,DUN,
318 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DIN,DUN,
319 DUN,DUN,DUN,DUN,DUN,DNO,DNO,DUN,DIN,DNO,DOU,DUN,DNO,DUN,DOU,DOU,
320 DOU,DOU,DOU,DNO,DUN,DIN,DOU,DIN,DIN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,
321 DUN,DUN,DOU,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,
322 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,
323 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DOU,DUN,DUN,DUN,DUN,DUN,
324 DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN,DUN
327 /* LILO and modprobe/insmod parameters */
328 /* IRQ list for GDT3000/3020 EISA controllers */
329 static int irq[MAXHA] __initdata =
330 {0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,
331 0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff};
332 /* disable driver flag */
333 static int disable __initdata = 0;
335 static int reserve_mode = 1;
337 static int reserve_list[MAX_RES_ARGS] =
338 {0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,
339 0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,
340 0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff,0xff};
341 /* scan order for PCI controllers */
342 static int reverse_scan = 0;
343 /* virtual channel for the host drives */
344 static int hdr_channel = 0;
345 /* max. IDs per channel */
346 static int max_ids = MAXID;
348 static int rescan = 0;
350 static int shared_access = 1;
351 /* enable support for EISA and ISA controllers */
352 static int probe_eisa_isa = 0;
353 /* 64 bit DMA mode, support for drives > 2 TB, if force_dma32 = 0 */
354 static int force_dma32 = 0;
356 /* parameters for modprobe/insmod */
357 module_param_array(irq, int, NULL, 0);
358 module_param(disable, int, 0);
359 module_param(reserve_mode, int, 0);
360 module_param_array(reserve_list, int, NULL, 0);
361 module_param(reverse_scan, int, 0);
362 module_param(hdr_channel, int, 0);
363 module_param(max_ids, int, 0);
364 module_param(rescan, int, 0);
365 module_param(shared_access, int, 0);
366 module_param(probe_eisa_isa, int, 0);
367 module_param(force_dma32, int, 0);
368 MODULE_AUTHOR("Achim Leubner");
369 MODULE_LICENSE("GPL");
371 /* ioctl interface */
372 static const struct file_operations gdth_fops = {
373 .unlocked_ioctl = gdth_unlocked_ioctl,
375 .release = gdth_close,
376 .llseek = noop_llseek,
379 #include "gdth_proc.h"
380 #include "gdth_proc.c"
382 static gdth_ha_str *gdth_find_ha(int hanum)
386 list_for_each_entry(ha, &gdth_instances, list)
387 if (hanum == ha->hanum)
393 static struct gdth_cmndinfo *gdth_get_cmndinfo(gdth_ha_str *ha)
395 struct gdth_cmndinfo *priv = NULL;
399 spin_lock_irqsave(&ha->smp_lock, flags);
401 for (i=0; i<GDTH_MAXCMDS; ++i) {
402 if (ha->cmndinfo[i].index == 0) {
403 priv = &ha->cmndinfo[i];
404 memset(priv, 0, sizeof(*priv));
410 spin_unlock_irqrestore(&ha->smp_lock, flags);
415 static void gdth_put_cmndinfo(struct gdth_cmndinfo *priv)
421 static void gdth_delay(int milliseconds)
423 if (milliseconds == 0) {
426 mdelay(milliseconds);
430 static void gdth_scsi_done(struct scsi_cmnd *scp)
432 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
433 int internal_command = cmndinfo->internal_command;
435 TRACE2(("gdth_scsi_done()\n"));
437 gdth_put_cmndinfo(cmndinfo);
438 scp->host_scribble = NULL;
440 if (internal_command)
441 complete((struct completion *)scp->request);
446 int __gdth_execute(struct scsi_device *sdev, gdth_cmd_str *gdtcmd, char *cmnd,
447 int timeout, u32 *info)
449 gdth_ha_str *ha = shost_priv(sdev->host);
451 struct gdth_cmndinfo cmndinfo;
452 DECLARE_COMPLETION_ONSTACK(wait);
455 scp = kzalloc(sizeof(*scp), GFP_KERNEL);
459 scp->sense_buffer = kzalloc(SCSI_SENSE_BUFFERSIZE, GFP_KERNEL);
460 if (!scp->sense_buffer) {
466 memset(&cmndinfo, 0, sizeof(cmndinfo));
468 /* use request field to save the ptr. to completion struct. */
469 scp->request = (struct request *)&wait;
472 cmndinfo.priority = IOCTL_PRI;
473 cmndinfo.internal_cmd_str = gdtcmd;
474 cmndinfo.internal_command = 1;
476 TRACE(("__gdth_execute() cmd 0x%x\n", scp->cmnd[0]));
477 __gdth_queuecommand(ha, scp, &cmndinfo);
479 wait_for_completion(&wait);
481 rval = cmndinfo.status;
483 *info = cmndinfo.info;
484 kfree(scp->sense_buffer);
489 int gdth_execute(struct Scsi_Host *shost, gdth_cmd_str *gdtcmd, char *cmnd,
490 int timeout, u32 *info)
492 struct scsi_device *sdev = scsi_get_host_dev(shost);
493 int rval = __gdth_execute(sdev, gdtcmd, cmnd, timeout, info);
495 scsi_free_host_dev(sdev);
499 static void gdth_eval_mapping(u32 size, u32 *cyls, int *heads, int *secs)
501 *cyls = size /HEADS/SECS;
502 if (*cyls <= MAXCYLS) {
505 } else { /* too high for 64*32 */
506 *cyls = size /MEDHEADS/MEDSECS;
507 if (*cyls <= MAXCYLS) {
510 } else { /* too high for 127*63 */
511 *cyls = size /BIGHEADS/BIGSECS;
518 /* controller search and initialization functions */
520 static int __init gdth_search_eisa(u16 eisa_adr)
524 TRACE(("gdth_search_eisa() adr. %x\n",eisa_adr));
525 id = inl(eisa_adr+ID0REG);
526 if (id == GDT3A_ID || id == GDT3B_ID) { /* GDT3000A or GDT3000B */
527 if ((inb(eisa_adr+EISAREG) & 8) == 0)
528 return 0; /* not EISA configured */
531 if (id == GDT3_ID) /* GDT3000 */
536 #endif /* CONFIG_EISA */
539 static int __init gdth_search_isa(u32 bios_adr)
544 TRACE(("gdth_search_isa() bios adr. %x\n",bios_adr));
545 if ((addr = ioremap(bios_adr+BIOS_ID_OFFS, sizeof(u32))) != NULL) {
548 if (id == GDT2_ID) /* GDT2000 */
553 #endif /* CONFIG_ISA */
557 static bool gdth_search_vortex(u16 device)
559 if (device <= PCI_DEVICE_ID_VORTEX_GDT6555)
561 if (device >= PCI_DEVICE_ID_VORTEX_GDT6x17RP &&
562 device <= PCI_DEVICE_ID_VORTEX_GDTMAXRP)
564 if (device == PCI_DEVICE_ID_VORTEX_GDTNEWRX ||
565 device == PCI_DEVICE_ID_VORTEX_GDTNEWRX2)
570 static int gdth_pci_probe_one(gdth_pci_str *pcistr, gdth_ha_str **ha_out);
571 static int gdth_pci_init_one(struct pci_dev *pdev,
572 const struct pci_device_id *ent);
573 static void gdth_pci_remove_one(struct pci_dev *pdev);
574 static void gdth_remove_one(gdth_ha_str *ha);
576 /* Vortex only makes RAID controllers.
577 * We do not really want to specify all 550 ids here, so wildcard match.
579 static const struct pci_device_id gdthtable[] = {
580 { PCI_VDEVICE(VORTEX, PCI_ANY_ID) },
581 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SRC) },
582 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SRC_XSCALE) },
583 { } /* terminate list */
585 MODULE_DEVICE_TABLE(pci, gdthtable);
587 static struct pci_driver gdth_pci_driver = {
589 .id_table = gdthtable,
590 .probe = gdth_pci_init_one,
591 .remove = gdth_pci_remove_one,
594 static void __devexit gdth_pci_remove_one(struct pci_dev *pdev)
596 gdth_ha_str *ha = pci_get_drvdata(pdev);
598 pci_set_drvdata(pdev, NULL);
603 pci_disable_device(pdev);
606 static int __devinit gdth_pci_init_one(struct pci_dev *pdev,
607 const struct pci_device_id *ent)
609 u16 vendor = pdev->vendor;
610 u16 device = pdev->device;
611 unsigned long base0, base1, base2;
613 gdth_pci_str gdth_pcistr;
614 gdth_ha_str *ha = NULL;
616 TRACE(("gdth_search_dev() cnt %d vendor %x device %x\n",
617 gdth_ctr_count, vendor, device));
619 memset(&gdth_pcistr, 0, sizeof(gdth_pcistr));
621 if (vendor == PCI_VENDOR_ID_VORTEX && !gdth_search_vortex(device))
624 rc = pci_enable_device(pdev);
628 if (gdth_ctr_count >= MAXHA)
631 /* GDT PCI controller found, resources are already in pdev */
632 gdth_pcistr.pdev = pdev;
633 base0 = pci_resource_flags(pdev, 0);
634 base1 = pci_resource_flags(pdev, 1);
635 base2 = pci_resource_flags(pdev, 2);
636 if (device <= PCI_DEVICE_ID_VORTEX_GDT6000B || /* GDT6000/B */
637 device >= PCI_DEVICE_ID_VORTEX_GDT6x17RP) { /* MPR */
638 if (!(base0 & IORESOURCE_MEM))
640 gdth_pcistr.dpmem = pci_resource_start(pdev, 0);
641 } else { /* GDT6110, GDT6120, .. */
642 if (!(base0 & IORESOURCE_MEM) ||
643 !(base2 & IORESOURCE_MEM) ||
644 !(base1 & IORESOURCE_IO))
646 gdth_pcistr.dpmem = pci_resource_start(pdev, 2);
647 gdth_pcistr.io = pci_resource_start(pdev, 1);
649 TRACE2(("Controller found at %d/%d, irq %d, dpmem 0x%lx\n",
650 gdth_pcistr.pdev->bus->number,
651 PCI_SLOT(gdth_pcistr.pdev->devfn),
655 rc = gdth_pci_probe_one(&gdth_pcistr, &ha);
661 #endif /* CONFIG_PCI */
664 static int __init gdth_init_eisa(u16 eisa_adr,gdth_ha_str *ha)
667 u8 prot_ver,eisacf,i,irq_found;
669 TRACE(("gdth_init_eisa() adr. %x\n",eisa_adr));
671 /* disable board interrupts, deinitialize services */
672 outb(0xff,eisa_adr+EDOORREG);
673 outb(0x00,eisa_adr+EDENABREG);
674 outb(0x00,eisa_adr+EINTENABREG);
676 outb(0xff,eisa_adr+LDOORREG);
677 retries = INIT_RETRIES;
679 while (inb(eisa_adr+EDOORREG) != 0xff) {
680 if (--retries == 0) {
681 printk("GDT-EISA: Initialization error (DEINIT failed)\n");
685 TRACE2(("wait for DEINIT: retries=%d\n",retries));
687 prot_ver = inb(eisa_adr+MAILBOXREG);
688 outb(0xff,eisa_adr+EDOORREG);
689 if (prot_ver != PROTOCOL_VERSION) {
690 printk("GDT-EISA: Illegal protocol version\n");
694 ha->brd_phys = (u32)eisa_adr >> 12;
696 outl(0,eisa_adr+MAILBOXREG);
697 outl(0,eisa_adr+MAILBOXREG+4);
698 outl(0,eisa_adr+MAILBOXREG+8);
699 outl(0,eisa_adr+MAILBOXREG+12);
702 if ((id = inl(eisa_adr+ID0REG)) == GDT3_ID) {
703 ha->oem_id = OEM_ID_ICP;
706 outl(1,eisa_adr+MAILBOXREG+8);
707 outb(0xfe,eisa_adr+LDOORREG);
708 retries = INIT_RETRIES;
710 while (inb(eisa_adr+EDOORREG) != 0xfe) {
711 if (--retries == 0) {
712 printk("GDT-EISA: Initialization error (get IRQ failed)\n");
717 ha->irq = inb(eisa_adr+MAILBOXREG);
718 outb(0xff,eisa_adr+EDOORREG);
719 TRACE2(("GDT3000/3020: IRQ=%d\n",ha->irq));
720 /* check the result */
722 TRACE2(("Unknown IRQ, use IRQ table from cmd line !\n"));
723 for (i = 0, irq_found = FALSE;
724 i < MAXHA && irq[i] != 0xff; ++i) {
725 if (irq[i]==10 || irq[i]==11 || irq[i]==12 || irq[i]==14) {
733 printk("GDT-EISA: Can not detect controller IRQ,\n");
734 printk("Use IRQ setting from command line (IRQ = %d)\n",
737 printk("GDT-EISA: Initialization error (unknown IRQ), Enable\n");
738 printk("the controller BIOS or use command line parameters\n");
743 eisacf = inb(eisa_adr+EISAREG) & 7;
744 if (eisacf > 4) /* level triggered */
746 ha->irq = gdth_irq_tab[eisacf];
747 ha->oem_id = OEM_ID_ICP;
752 ha->dma64_support = 0;
755 #endif /* CONFIG_EISA */
758 static int __init gdth_init_isa(u32 bios_adr,gdth_ha_str *ha)
760 register gdt2_dpram_str __iomem *dp2_ptr;
765 TRACE(("gdth_init_isa() bios adr. %x\n",bios_adr));
767 ha->brd = ioremap(bios_adr, sizeof(gdt2_dpram_str));
768 if (ha->brd == NULL) {
769 printk("GDT-ISA: Initialization error (DPMEM remap error)\n");
773 writeb(1, &dp2_ptr->io.memlock); /* switch off write protection */
774 /* reset interface area */
775 memset_io(&dp2_ptr->u, 0, sizeof(dp2_ptr->u));
776 if (readl(&dp2_ptr->u) != 0) {
777 printk("GDT-ISA: Initialization error (DPMEM write error)\n");
782 /* disable board interrupts, read DRQ and IRQ */
783 writeb(0xff, &dp2_ptr->io.irqdel);
784 writeb(0x00, &dp2_ptr->io.irqen);
785 writeb(0x00, &dp2_ptr->u.ic.S_Status);
786 writeb(0x00, &dp2_ptr->u.ic.Cmd_Index);
788 irq_drq = readb(&dp2_ptr->io.rq);
789 for (i=0; i<3; ++i) {
790 if ((irq_drq & 1)==0)
794 ha->drq = gdth_drq_tab[i];
796 irq_drq = readb(&dp2_ptr->io.rq) >> 3;
797 for (i=1; i<5; ++i) {
798 if ((irq_drq & 1)==0)
802 ha->irq = gdth_irq_tab[i];
804 /* deinitialize services */
805 writel(bios_adr, &dp2_ptr->u.ic.S_Info[0]);
806 writeb(0xff, &dp2_ptr->u.ic.S_Cmd_Indx);
807 writeb(0, &dp2_ptr->io.event);
808 retries = INIT_RETRIES;
810 while (readb(&dp2_ptr->u.ic.S_Status) != 0xff) {
811 if (--retries == 0) {
812 printk("GDT-ISA: Initialization error (DEINIT failed)\n");
818 prot_ver = (u8)readl(&dp2_ptr->u.ic.S_Info[0]);
819 writeb(0, &dp2_ptr->u.ic.Status);
820 writeb(0xff, &dp2_ptr->io.irqdel);
821 if (prot_ver != PROTOCOL_VERSION) {
822 printk("GDT-ISA: Illegal protocol version\n");
827 ha->oem_id = OEM_ID_ICP;
829 ha->ic_all_size = sizeof(dp2_ptr->u);
831 ha->brd_phys = bios_adr >> 4;
833 /* special request to controller BIOS */
834 writel(0x00, &dp2_ptr->u.ic.S_Info[0]);
835 writel(0x00, &dp2_ptr->u.ic.S_Info[1]);
836 writel(0x01, &dp2_ptr->u.ic.S_Info[2]);
837 writel(0x00, &dp2_ptr->u.ic.S_Info[3]);
838 writeb(0xfe, &dp2_ptr->u.ic.S_Cmd_Indx);
839 writeb(0, &dp2_ptr->io.event);
840 retries = INIT_RETRIES;
842 while (readb(&dp2_ptr->u.ic.S_Status) != 0xfe) {
843 if (--retries == 0) {
844 printk("GDT-ISA: Initialization error\n");
850 writeb(0, &dp2_ptr->u.ic.Status);
851 writeb(0xff, &dp2_ptr->io.irqdel);
853 ha->dma64_support = 0;
856 #endif /* CONFIG_ISA */
859 static int __devinit gdth_init_pci(struct pci_dev *pdev, gdth_pci_str *pcistr,
862 register gdt6_dpram_str __iomem *dp6_ptr;
863 register gdt6c_dpram_str __iomem *dp6c_ptr;
864 register gdt6m_dpram_str __iomem *dp6m_ptr;
868 int i, found = FALSE;
870 TRACE(("gdth_init_pci()\n"));
872 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
873 ha->oem_id = OEM_ID_INTEL;
875 ha->oem_id = OEM_ID_ICP;
876 ha->brd_phys = (pdev->bus->number << 8) | (pdev->devfn & 0xf8);
877 ha->stype = (u32)pdev->device;
881 if (ha->pdev->device <= PCI_DEVICE_ID_VORTEX_GDT6000B) { /* GDT6000/B */
882 TRACE2(("init_pci() dpmem %lx irq %d\n",pcistr->dpmem,ha->irq));
883 ha->brd = ioremap(pcistr->dpmem, sizeof(gdt6_dpram_str));
884 if (ha->brd == NULL) {
885 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
888 /* check and reset interface area */
890 writel(DPMEM_MAGIC, &dp6_ptr->u);
891 if (readl(&dp6_ptr->u) != DPMEM_MAGIC) {
892 printk("GDT-PCI: Cannot access DPMEM at 0x%lx (shadowed?)\n",
895 for (i = 0xC8000; i < 0xE8000; i += 0x4000) {
897 ha->brd = ioremap(i, sizeof(u16));
898 if (ha->brd == NULL) {
899 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
902 if (readw(ha->brd) != 0xffff) {
903 TRACE2(("init_pci_old() address 0x%x busy\n", i));
907 pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, i);
908 ha->brd = ioremap(i, sizeof(gdt6_dpram_str));
909 if (ha->brd == NULL) {
910 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
914 writel(DPMEM_MAGIC, &dp6_ptr->u);
915 if (readl(&dp6_ptr->u) == DPMEM_MAGIC) {
916 printk("GDT-PCI: Use free address at 0x%x\n", i);
922 printk("GDT-PCI: No free address found!\n");
927 memset_io(&dp6_ptr->u, 0, sizeof(dp6_ptr->u));
928 if (readl(&dp6_ptr->u) != 0) {
929 printk("GDT-PCI: Initialization error (DPMEM write error)\n");
934 /* disable board interrupts, deinit services */
935 writeb(0xff, &dp6_ptr->io.irqdel);
936 writeb(0x00, &dp6_ptr->io.irqen);
937 writeb(0x00, &dp6_ptr->u.ic.S_Status);
938 writeb(0x00, &dp6_ptr->u.ic.Cmd_Index);
940 writel(pcistr->dpmem, &dp6_ptr->u.ic.S_Info[0]);
941 writeb(0xff, &dp6_ptr->u.ic.S_Cmd_Indx);
942 writeb(0, &dp6_ptr->io.event);
943 retries = INIT_RETRIES;
945 while (readb(&dp6_ptr->u.ic.S_Status) != 0xff) {
946 if (--retries == 0) {
947 printk("GDT-PCI: Initialization error (DEINIT failed)\n");
953 prot_ver = (u8)readl(&dp6_ptr->u.ic.S_Info[0]);
954 writeb(0, &dp6_ptr->u.ic.S_Status);
955 writeb(0xff, &dp6_ptr->io.irqdel);
956 if (prot_ver != PROTOCOL_VERSION) {
957 printk("GDT-PCI: Illegal protocol version\n");
963 ha->ic_all_size = sizeof(dp6_ptr->u);
965 /* special command to controller BIOS */
966 writel(0x00, &dp6_ptr->u.ic.S_Info[0]);
967 writel(0x00, &dp6_ptr->u.ic.S_Info[1]);
968 writel(0x00, &dp6_ptr->u.ic.S_Info[2]);
969 writel(0x00, &dp6_ptr->u.ic.S_Info[3]);
970 writeb(0xfe, &dp6_ptr->u.ic.S_Cmd_Indx);
971 writeb(0, &dp6_ptr->io.event);
972 retries = INIT_RETRIES;
974 while (readb(&dp6_ptr->u.ic.S_Status) != 0xfe) {
975 if (--retries == 0) {
976 printk("GDT-PCI: Initialization error\n");
982 writeb(0, &dp6_ptr->u.ic.S_Status);
983 writeb(0xff, &dp6_ptr->io.irqdel);
985 ha->dma64_support = 0;
987 } else if (ha->pdev->device <= PCI_DEVICE_ID_VORTEX_GDT6555) { /* GDT6110, ... */
988 ha->plx = (gdt6c_plx_regs *)pcistr->io;
989 TRACE2(("init_pci_new() dpmem %lx irq %d\n",
990 pcistr->dpmem,ha->irq));
991 ha->brd = ioremap(pcistr->dpmem, sizeof(gdt6c_dpram_str));
992 if (ha->brd == NULL) {
993 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
997 /* check and reset interface area */
999 writel(DPMEM_MAGIC, &dp6c_ptr->u);
1000 if (readl(&dp6c_ptr->u) != DPMEM_MAGIC) {
1001 printk("GDT-PCI: Cannot access DPMEM at 0x%lx (shadowed?)\n",
1004 for (i = 0xC8000; i < 0xE8000; i += 0x4000) {
1006 ha->brd = ioremap(i, sizeof(u16));
1007 if (ha->brd == NULL) {
1008 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
1011 if (readw(ha->brd) != 0xffff) {
1012 TRACE2(("init_pci_plx() address 0x%x busy\n", i));
1016 pci_write_config_dword(pdev, PCI_BASE_ADDRESS_2, i);
1017 ha->brd = ioremap(i, sizeof(gdt6c_dpram_str));
1018 if (ha->brd == NULL) {
1019 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
1023 writel(DPMEM_MAGIC, &dp6c_ptr->u);
1024 if (readl(&dp6c_ptr->u) == DPMEM_MAGIC) {
1025 printk("GDT-PCI: Use free address at 0x%x\n", i);
1031 printk("GDT-PCI: No free address found!\n");
1036 memset_io(&dp6c_ptr->u, 0, sizeof(dp6c_ptr->u));
1037 if (readl(&dp6c_ptr->u) != 0) {
1038 printk("GDT-PCI: Initialization error (DPMEM write error)\n");
1043 /* disable board interrupts, deinit services */
1044 outb(0x00,PTR2USHORT(&ha->plx->control1));
1045 outb(0xff,PTR2USHORT(&ha->plx->edoor_reg));
1047 writeb(0x00, &dp6c_ptr->u.ic.S_Status);
1048 writeb(0x00, &dp6c_ptr->u.ic.Cmd_Index);
1050 writel(pcistr->dpmem, &dp6c_ptr->u.ic.S_Info[0]);
1051 writeb(0xff, &dp6c_ptr->u.ic.S_Cmd_Indx);
1053 outb(1,PTR2USHORT(&ha->plx->ldoor_reg));
1055 retries = INIT_RETRIES;
1057 while (readb(&dp6c_ptr->u.ic.S_Status) != 0xff) {
1058 if (--retries == 0) {
1059 printk("GDT-PCI: Initialization error (DEINIT failed)\n");
1065 prot_ver = (u8)readl(&dp6c_ptr->u.ic.S_Info[0]);
1066 writeb(0, &dp6c_ptr->u.ic.Status);
1067 if (prot_ver != PROTOCOL_VERSION) {
1068 printk("GDT-PCI: Illegal protocol version\n");
1073 ha->type = GDT_PCINEW;
1074 ha->ic_all_size = sizeof(dp6c_ptr->u);
1076 /* special command to controller BIOS */
1077 writel(0x00, &dp6c_ptr->u.ic.S_Info[0]);
1078 writel(0x00, &dp6c_ptr->u.ic.S_Info[1]);
1079 writel(0x00, &dp6c_ptr->u.ic.S_Info[2]);
1080 writel(0x00, &dp6c_ptr->u.ic.S_Info[3]);
1081 writeb(0xfe, &dp6c_ptr->u.ic.S_Cmd_Indx);
1083 outb(1,PTR2USHORT(&ha->plx->ldoor_reg));
1085 retries = INIT_RETRIES;
1087 while (readb(&dp6c_ptr->u.ic.S_Status) != 0xfe) {
1088 if (--retries == 0) {
1089 printk("GDT-PCI: Initialization error\n");
1095 writeb(0, &dp6c_ptr->u.ic.S_Status);
1097 ha->dma64_support = 0;
1100 TRACE2(("init_pci_mpr() dpmem %lx irq %d\n",pcistr->dpmem,ha->irq));
1101 ha->brd = ioremap(pcistr->dpmem, sizeof(gdt6m_dpram_str));
1102 if (ha->brd == NULL) {
1103 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
1107 /* manipulate config. space to enable DPMEM, start RP controller */
1108 pci_read_config_word(pdev, PCI_COMMAND, &command);
1110 pci_write_config_word(pdev, PCI_COMMAND, command);
1111 if (pci_resource_start(pdev, 8) == 1UL)
1112 pci_resource_start(pdev, 8) = 0UL;
1114 pci_write_config_dword(pdev, PCI_ROM_ADDRESS, i);
1116 pci_write_config_dword(pdev, PCI_ROM_ADDRESS,
1117 pci_resource_start(pdev, 8));
1121 /* Ensure that it is safe to access the non HW portions of DPMEM.
1122 * Aditional check needed for Xscale based RAID controllers */
1123 while( ((int)readb(&dp6m_ptr->i960r.sema0_reg) ) & 3 )
1126 /* check and reset interface area */
1127 writel(DPMEM_MAGIC, &dp6m_ptr->u);
1128 if (readl(&dp6m_ptr->u) != DPMEM_MAGIC) {
1129 printk("GDT-PCI: Cannot access DPMEM at 0x%lx (shadowed?)\n",
1132 for (i = 0xC8000; i < 0xE8000; i += 0x4000) {
1134 ha->brd = ioremap(i, sizeof(u16));
1135 if (ha->brd == NULL) {
1136 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
1139 if (readw(ha->brd) != 0xffff) {
1140 TRACE2(("init_pci_mpr() address 0x%x busy\n", i));
1144 pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, i);
1145 ha->brd = ioremap(i, sizeof(gdt6m_dpram_str));
1146 if (ha->brd == NULL) {
1147 printk("GDT-PCI: Initialization error (DPMEM remap error)\n");
1151 writel(DPMEM_MAGIC, &dp6m_ptr->u);
1152 if (readl(&dp6m_ptr->u) == DPMEM_MAGIC) {
1153 printk("GDT-PCI: Use free address at 0x%x\n", i);
1159 printk("GDT-PCI: No free address found!\n");
1164 memset_io(&dp6m_ptr->u, 0, sizeof(dp6m_ptr->u));
1166 /* disable board interrupts, deinit services */
1167 writeb(readb(&dp6m_ptr->i960r.edoor_en_reg) | 4,
1168 &dp6m_ptr->i960r.edoor_en_reg);
1169 writeb(0xff, &dp6m_ptr->i960r.edoor_reg);
1170 writeb(0x00, &dp6m_ptr->u.ic.S_Status);
1171 writeb(0x00, &dp6m_ptr->u.ic.Cmd_Index);
1173 writel(pcistr->dpmem, &dp6m_ptr->u.ic.S_Info[0]);
1174 writeb(0xff, &dp6m_ptr->u.ic.S_Cmd_Indx);
1175 writeb(1, &dp6m_ptr->i960r.ldoor_reg);
1176 retries = INIT_RETRIES;
1178 while (readb(&dp6m_ptr->u.ic.S_Status) != 0xff) {
1179 if (--retries == 0) {
1180 printk("GDT-PCI: Initialization error (DEINIT failed)\n");
1186 prot_ver = (u8)readl(&dp6m_ptr->u.ic.S_Info[0]);
1187 writeb(0, &dp6m_ptr->u.ic.S_Status);
1188 if (prot_ver != PROTOCOL_VERSION) {
1189 printk("GDT-PCI: Illegal protocol version\n");
1194 ha->type = GDT_PCIMPR;
1195 ha->ic_all_size = sizeof(dp6m_ptr->u);
1197 /* special command to controller BIOS */
1198 writel(0x00, &dp6m_ptr->u.ic.S_Info[0]);
1199 writel(0x00, &dp6m_ptr->u.ic.S_Info[1]);
1200 writel(0x00, &dp6m_ptr->u.ic.S_Info[2]);
1201 writel(0x00, &dp6m_ptr->u.ic.S_Info[3]);
1202 writeb(0xfe, &dp6m_ptr->u.ic.S_Cmd_Indx);
1203 writeb(1, &dp6m_ptr->i960r.ldoor_reg);
1204 retries = INIT_RETRIES;
1206 while (readb(&dp6m_ptr->u.ic.S_Status) != 0xfe) {
1207 if (--retries == 0) {
1208 printk("GDT-PCI: Initialization error\n");
1214 writeb(0, &dp6m_ptr->u.ic.S_Status);
1216 /* read FW version to detect 64-bit DMA support */
1217 writeb(0xfd, &dp6m_ptr->u.ic.S_Cmd_Indx);
1218 writeb(1, &dp6m_ptr->i960r.ldoor_reg);
1219 retries = INIT_RETRIES;
1221 while (readb(&dp6m_ptr->u.ic.S_Status) != 0xfd) {
1222 if (--retries == 0) {
1223 printk("GDT-PCI: Initialization error (DEINIT failed)\n");
1229 prot_ver = (u8)(readl(&dp6m_ptr->u.ic.S_Info[0]) >> 16);
1230 writeb(0, &dp6m_ptr->u.ic.S_Status);
1231 if (prot_ver < 0x2b) /* FW < x.43: no 64-bit DMA support */
1232 ha->dma64_support = 0;
1234 ha->dma64_support = 1;
1239 #endif /* CONFIG_PCI */
1241 /* controller protocol functions */
1243 static void __devinit gdth_enable_int(gdth_ha_str *ha)
1245 unsigned long flags;
1246 gdt2_dpram_str __iomem *dp2_ptr;
1247 gdt6_dpram_str __iomem *dp6_ptr;
1248 gdt6m_dpram_str __iomem *dp6m_ptr;
1250 TRACE(("gdth_enable_int() hanum %d\n",ha->hanum));
1251 spin_lock_irqsave(&ha->smp_lock, flags);
1253 if (ha->type == GDT_EISA) {
1254 outb(0xff, ha->bmic + EDOORREG);
1255 outb(0xff, ha->bmic + EDENABREG);
1256 outb(0x01, ha->bmic + EINTENABREG);
1257 } else if (ha->type == GDT_ISA) {
1259 writeb(1, &dp2_ptr->io.irqdel);
1260 writeb(0, &dp2_ptr->u.ic.Cmd_Index);
1261 writeb(1, &dp2_ptr->io.irqen);
1262 } else if (ha->type == GDT_PCI) {
1264 writeb(1, &dp6_ptr->io.irqdel);
1265 writeb(0, &dp6_ptr->u.ic.Cmd_Index);
1266 writeb(1, &dp6_ptr->io.irqen);
1267 } else if (ha->type == GDT_PCINEW) {
1268 outb(0xff, PTR2USHORT(&ha->plx->edoor_reg));
1269 outb(0x03, PTR2USHORT(&ha->plx->control1));
1270 } else if (ha->type == GDT_PCIMPR) {
1272 writeb(0xff, &dp6m_ptr->i960r.edoor_reg);
1273 writeb(readb(&dp6m_ptr->i960r.edoor_en_reg) & ~4,
1274 &dp6m_ptr->i960r.edoor_en_reg);
1276 spin_unlock_irqrestore(&ha->smp_lock, flags);
1279 /* return IStatus if interrupt was from this card else 0 */
1280 static u8 gdth_get_status(gdth_ha_str *ha)
1284 TRACE(("gdth_get_status() irq %d ctr_count %d\n", ha->irq, gdth_ctr_count));
1286 if (ha->type == GDT_EISA)
1287 IStatus = inb((u16)ha->bmic + EDOORREG);
1288 else if (ha->type == GDT_ISA)
1290 readb(&((gdt2_dpram_str __iomem *)ha->brd)->u.ic.Cmd_Index);
1291 else if (ha->type == GDT_PCI)
1293 readb(&((gdt6_dpram_str __iomem *)ha->brd)->u.ic.Cmd_Index);
1294 else if (ha->type == GDT_PCINEW)
1295 IStatus = inb(PTR2USHORT(&ha->plx->edoor_reg));
1296 else if (ha->type == GDT_PCIMPR)
1298 readb(&((gdt6m_dpram_str __iomem *)ha->brd)->i960r.edoor_reg);
1303 static int gdth_test_busy(gdth_ha_str *ha)
1305 register int gdtsema0 = 0;
1307 TRACE(("gdth_test_busy() hanum %d\n", ha->hanum));
1309 if (ha->type == GDT_EISA)
1310 gdtsema0 = (int)inb(ha->bmic + SEMA0REG);
1311 else if (ha->type == GDT_ISA)
1312 gdtsema0 = (int)readb(&((gdt2_dpram_str __iomem *)ha->brd)->u.ic.Sema0);
1313 else if (ha->type == GDT_PCI)
1314 gdtsema0 = (int)readb(&((gdt6_dpram_str __iomem *)ha->brd)->u.ic.Sema0);
1315 else if (ha->type == GDT_PCINEW)
1316 gdtsema0 = (int)inb(PTR2USHORT(&ha->plx->sema0_reg));
1317 else if (ha->type == GDT_PCIMPR)
1319 (int)readb(&((gdt6m_dpram_str __iomem *)ha->brd)->i960r.sema0_reg);
1321 return (gdtsema0 & 1);
1325 static int gdth_get_cmd_index(gdth_ha_str *ha)
1329 TRACE(("gdth_get_cmd_index() hanum %d\n", ha->hanum));
1331 for (i=0; i<GDTH_MAXCMDS; ++i) {
1332 if (ha->cmd_tab[i].cmnd == UNUSED_CMND) {
1333 ha->cmd_tab[i].cmnd = ha->pccb->RequestBuffer;
1334 ha->cmd_tab[i].service = ha->pccb->Service;
1335 ha->pccb->CommandIndex = (u32)i+2;
1343 static void gdth_set_sema0(gdth_ha_str *ha)
1345 TRACE(("gdth_set_sema0() hanum %d\n", ha->hanum));
1347 if (ha->type == GDT_EISA) {
1348 outb(1, ha->bmic + SEMA0REG);
1349 } else if (ha->type == GDT_ISA) {
1350 writeb(1, &((gdt2_dpram_str __iomem *)ha->brd)->u.ic.Sema0);
1351 } else if (ha->type == GDT_PCI) {
1352 writeb(1, &((gdt6_dpram_str __iomem *)ha->brd)->u.ic.Sema0);
1353 } else if (ha->type == GDT_PCINEW) {
1354 outb(1, PTR2USHORT(&ha->plx->sema0_reg));
1355 } else if (ha->type == GDT_PCIMPR) {
1356 writeb(1, &((gdt6m_dpram_str __iomem *)ha->brd)->i960r.sema0_reg);
1361 static void gdth_copy_command(gdth_ha_str *ha)
1363 register gdth_cmd_str *cmd_ptr;
1364 register gdt6m_dpram_str __iomem *dp6m_ptr;
1365 register gdt6c_dpram_str __iomem *dp6c_ptr;
1366 gdt6_dpram_str __iomem *dp6_ptr;
1367 gdt2_dpram_str __iomem *dp2_ptr;
1368 u16 cp_count,dp_offset,cmd_no;
1370 TRACE(("gdth_copy_command() hanum %d\n", ha->hanum));
1372 cp_count = ha->cmd_len;
1373 dp_offset= ha->cmd_offs_dpmem;
1374 cmd_no = ha->cmd_cnt;
1378 if (ha->type == GDT_EISA)
1379 return; /* no DPMEM, no copy */
1381 /* set cpcount dword aligned */
1383 cp_count += (4 - (cp_count & 3));
1385 ha->cmd_offs_dpmem += cp_count;
1387 /* set offset and service, copy command to DPMEM */
1388 if (ha->type == GDT_ISA) {
1390 writew(dp_offset + DPMEM_COMMAND_OFFSET,
1391 &dp2_ptr->u.ic.comm_queue[cmd_no].offset);
1392 writew((u16)cmd_ptr->Service,
1393 &dp2_ptr->u.ic.comm_queue[cmd_no].serv_id);
1394 memcpy_toio(&dp2_ptr->u.ic.gdt_dpr_cmd[dp_offset],cmd_ptr,cp_count);
1395 } else if (ha->type == GDT_PCI) {
1397 writew(dp_offset + DPMEM_COMMAND_OFFSET,
1398 &dp6_ptr->u.ic.comm_queue[cmd_no].offset);
1399 writew((u16)cmd_ptr->Service,
1400 &dp6_ptr->u.ic.comm_queue[cmd_no].serv_id);
1401 memcpy_toio(&dp6_ptr->u.ic.gdt_dpr_cmd[dp_offset],cmd_ptr,cp_count);
1402 } else if (ha->type == GDT_PCINEW) {
1404 writew(dp_offset + DPMEM_COMMAND_OFFSET,
1405 &dp6c_ptr->u.ic.comm_queue[cmd_no].offset);
1406 writew((u16)cmd_ptr->Service,
1407 &dp6c_ptr->u.ic.comm_queue[cmd_no].serv_id);
1408 memcpy_toio(&dp6c_ptr->u.ic.gdt_dpr_cmd[dp_offset],cmd_ptr,cp_count);
1409 } else if (ha->type == GDT_PCIMPR) {
1411 writew(dp_offset + DPMEM_COMMAND_OFFSET,
1412 &dp6m_ptr->u.ic.comm_queue[cmd_no].offset);
1413 writew((u16)cmd_ptr->Service,
1414 &dp6m_ptr->u.ic.comm_queue[cmd_no].serv_id);
1415 memcpy_toio(&dp6m_ptr->u.ic.gdt_dpr_cmd[dp_offset],cmd_ptr,cp_count);
1420 static void gdth_release_event(gdth_ha_str *ha)
1422 TRACE(("gdth_release_event() hanum %d\n", ha->hanum));
1424 #ifdef GDTH_STATISTICS
1427 for (i=0,j=0; j<GDTH_MAXCMDS; ++j) {
1428 if (ha->cmd_tab[j].cmnd != UNUSED_CMND)
1431 if (max_index < i) {
1433 TRACE3(("GDT: max_index = %d\n",(u16)i));
1438 if (ha->pccb->OpCode == GDT_INIT)
1439 ha->pccb->Service |= 0x80;
1441 if (ha->type == GDT_EISA) {
1442 if (ha->pccb->OpCode == GDT_INIT) /* store DMA buffer */
1443 outl(ha->ccb_phys, ha->bmic + MAILBOXREG);
1444 outb(ha->pccb->Service, ha->bmic + LDOORREG);
1445 } else if (ha->type == GDT_ISA) {
1446 writeb(0, &((gdt2_dpram_str __iomem *)ha->brd)->io.event);
1447 } else if (ha->type == GDT_PCI) {
1448 writeb(0, &((gdt6_dpram_str __iomem *)ha->brd)->io.event);
1449 } else if (ha->type == GDT_PCINEW) {
1450 outb(1, PTR2USHORT(&ha->plx->ldoor_reg));
1451 } else if (ha->type == GDT_PCIMPR) {
1452 writeb(1, &((gdt6m_dpram_str __iomem *)ha->brd)->i960r.ldoor_reg);
1456 static int gdth_wait(gdth_ha_str *ha, int index, u32 time)
1458 int answer_found = FALSE;
1461 TRACE(("gdth_wait() hanum %d index %d time %d\n", ha->hanum, index, time));
1464 return 1; /* no wait required */
1467 __gdth_interrupt(ha, true, &wait_index);
1468 if (wait_index == index) {
1469 answer_found = TRUE;
1475 while (gdth_test_busy(ha))
1478 return (answer_found);
1482 static int gdth_internal_cmd(gdth_ha_str *ha, u8 service, u16 opcode,
1483 u32 p1, u64 p2, u64 p3)
1485 register gdth_cmd_str *cmd_ptr;
1488 TRACE2(("gdth_internal_cmd() service %d opcode %d\n",service,opcode));
1491 memset((char*)cmd_ptr,0,sizeof(gdth_cmd_str));
1494 for (retries = INIT_RETRIES;;) {
1495 cmd_ptr->Service = service;
1496 cmd_ptr->RequestBuffer = INTERNAL_CMND;
1497 if (!(index=gdth_get_cmd_index(ha))) {
1498 TRACE(("GDT: No free command index found\n"));
1502 cmd_ptr->OpCode = opcode;
1503 cmd_ptr->BoardNode = LOCALBOARD;
1504 if (service == CACHESERVICE) {
1505 if (opcode == GDT_IOCTL) {
1506 cmd_ptr->u.ioctl.subfunc = p1;
1507 cmd_ptr->u.ioctl.channel = (u32)p2;
1508 cmd_ptr->u.ioctl.param_size = (u16)p3;
1509 cmd_ptr->u.ioctl.p_param = ha->scratch_phys;
1511 if (ha->cache_feat & GDT_64BIT) {
1512 cmd_ptr->u.cache64.DeviceNo = (u16)p1;
1513 cmd_ptr->u.cache64.BlockNo = p2;
1515 cmd_ptr->u.cache.DeviceNo = (u16)p1;
1516 cmd_ptr->u.cache.BlockNo = (u32)p2;
1519 } else if (service == SCSIRAWSERVICE) {
1520 if (ha->raw_feat & GDT_64BIT) {
1521 cmd_ptr->u.raw64.direction = p1;
1522 cmd_ptr->u.raw64.bus = (u8)p2;
1523 cmd_ptr->u.raw64.target = (u8)p3;
1524 cmd_ptr->u.raw64.lun = (u8)(p3 >> 8);
1526 cmd_ptr->u.raw.direction = p1;
1527 cmd_ptr->u.raw.bus = (u8)p2;
1528 cmd_ptr->u.raw.target = (u8)p3;
1529 cmd_ptr->u.raw.lun = (u8)(p3 >> 8);
1531 } else if (service == SCREENSERVICE) {
1532 if (opcode == GDT_REALTIME) {
1533 *(u32 *)&cmd_ptr->u.screen.su.data[0] = p1;
1534 *(u32 *)&cmd_ptr->u.screen.su.data[4] = (u32)p2;
1535 *(u32 *)&cmd_ptr->u.screen.su.data[8] = (u32)p3;
1538 ha->cmd_len = sizeof(gdth_cmd_str);
1539 ha->cmd_offs_dpmem = 0;
1541 gdth_copy_command(ha);
1542 gdth_release_event(ha);
1544 if (!gdth_wait(ha, index, INIT_TIMEOUT)) {
1545 printk("GDT: Initialization error (timeout service %d)\n",service);
1548 if (ha->status != S_BSY || --retries == 0)
1553 return (ha->status != S_OK ? 0:1);
1557 /* search for devices */
1559 static int __devinit gdth_search_drives(gdth_ha_str *ha)
1563 u32 bus_no, drv_cnt, drv_no, j;
1564 gdth_getch_str *chn;
1565 gdth_drlist_str *drl;
1566 gdth_iochan_str *ioc;
1567 gdth_raw_iochan_str *iocr;
1568 gdth_arcdl_str *alst;
1569 gdth_alist_str *alst2;
1570 gdth_oem_str_ioctl *oemstr;
1572 gdth_perf_modes *pmod;
1577 unsigned long flags;
1580 TRACE(("gdth_search_drives() hanum %d\n", ha->hanum));
1583 /* initialize controller services, at first: screen service */
1584 ha->screen_feat = 0;
1586 ok = gdth_internal_cmd(ha, SCREENSERVICE, GDT_X_INIT_SCR, 0, 0, 0);
1588 ha->screen_feat = GDT_64BIT;
1590 if (force_dma32 || (!ok && ha->status == (u16)S_NOFUNC))
1591 ok = gdth_internal_cmd(ha, SCREENSERVICE, GDT_INIT, 0, 0, 0);
1593 printk("GDT-HA %d: Initialization error screen service (code %d)\n",
1594 ha->hanum, ha->status);
1597 TRACE2(("gdth_search_drives(): SCREENSERVICE initialized\n"));
1600 /* read realtime clock info, send to controller */
1601 /* 1. wait for the falling edge of update flag */
1602 spin_lock_irqsave(&rtc_lock, flags);
1603 for (j = 0; j < 1000000; ++j)
1604 if (CMOS_READ(RTC_FREQ_SELECT) & RTC_UIP)
1606 for (j = 0; j < 1000000; ++j)
1607 if (!(CMOS_READ(RTC_FREQ_SELECT) & RTC_UIP))
1611 for (j = 0; j < 12; ++j)
1612 rtc[j] = CMOS_READ(j);
1613 } while (rtc[0] != CMOS_READ(0));
1614 spin_unlock_irqrestore(&rtc_lock, flags);
1615 TRACE2(("gdth_search_drives(): RTC: %x/%x/%x\n",*(u32 *)&rtc[0],
1616 *(u32 *)&rtc[4], *(u32 *)&rtc[8]));
1617 /* 3. send to controller firmware */
1618 gdth_internal_cmd(ha, SCREENSERVICE, GDT_REALTIME, *(u32 *)&rtc[0],
1619 *(u32 *)&rtc[4], *(u32 *)&rtc[8]);
1622 /* unfreeze all IOs */
1623 gdth_internal_cmd(ha, CACHESERVICE, GDT_UNFREEZE_IO, 0, 0, 0);
1625 /* initialize cache service */
1628 ok = gdth_internal_cmd(ha, CACHESERVICE, GDT_X_INIT_HOST, LINUX_OS,
1631 ha->cache_feat = GDT_64BIT;
1633 if (force_dma32 || (!ok && ha->status == (u16)S_NOFUNC))
1634 ok = gdth_internal_cmd(ha, CACHESERVICE, GDT_INIT, LINUX_OS, 0, 0);
1636 printk("GDT-HA %d: Initialization error cache service (code %d)\n",
1637 ha->hanum, ha->status);
1640 TRACE2(("gdth_search_drives(): CACHESERVICE initialized\n"));
1641 cdev_cnt = (u16)ha->info;
1642 ha->fw_vers = ha->service;
1645 if (ha->type == GDT_PCIMPR) {
1646 /* set perf. modes */
1647 pmod = (gdth_perf_modes *)ha->pscratch;
1649 pmod->st_mode = 1; /* enable one status buffer */
1650 *((u64 *)&pmod->st_buff_addr1) = ha->coal_stat_phys;
1651 pmod->st_buff_indx1 = COALINDEX;
1652 pmod->st_buff_addr2 = 0;
1653 pmod->st_buff_u_addr2 = 0;
1654 pmod->st_buff_indx2 = 0;
1655 pmod->st_buff_size = sizeof(gdth_coal_status) * MAXOFFSETS;
1656 pmod->cmd_mode = 0; // disable all cmd buffers
1657 pmod->cmd_buff_addr1 = 0;
1658 pmod->cmd_buff_u_addr1 = 0;
1659 pmod->cmd_buff_indx1 = 0;
1660 pmod->cmd_buff_addr2 = 0;
1661 pmod->cmd_buff_u_addr2 = 0;
1662 pmod->cmd_buff_indx2 = 0;
1663 pmod->cmd_buff_size = 0;
1664 pmod->reserved1 = 0;
1665 pmod->reserved2 = 0;
1666 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, SET_PERF_MODES,
1667 INVALID_CHANNEL,sizeof(gdth_perf_modes))) {
1668 printk("GDT-HA %d: Interrupt coalescing activated\n", ha->hanum);
1673 /* detect number of buses - try new IOCTL */
1674 iocr = (gdth_raw_iochan_str *)ha->pscratch;
1675 iocr->hdr.version = 0xffffffff;
1676 iocr->hdr.list_entries = MAXBUS;
1677 iocr->hdr.first_chan = 0;
1678 iocr->hdr.last_chan = MAXBUS-1;
1679 iocr->hdr.list_offset = GDTOFFSOF(gdth_raw_iochan_str, list[0]);
1680 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, IOCHAN_RAW_DESC,
1681 INVALID_CHANNEL,sizeof(gdth_raw_iochan_str))) {
1682 TRACE2(("IOCHAN_RAW_DESC supported!\n"));
1683 ha->bus_cnt = iocr->hdr.chan_count;
1684 for (bus_no = 0; bus_no < ha->bus_cnt; ++bus_no) {
1685 if (iocr->list[bus_no].proc_id < MAXID)
1686 ha->bus_id[bus_no] = iocr->list[bus_no].proc_id;
1688 ha->bus_id[bus_no] = 0xff;
1692 chn = (gdth_getch_str *)ha->pscratch;
1693 for (bus_no = 0; bus_no < MAXBUS; ++bus_no) {
1694 chn->channel_no = bus_no;
1695 if (!gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1696 SCSI_CHAN_CNT | L_CTRL_PATTERN,
1697 IO_CHANNEL | INVALID_CHANNEL,
1698 sizeof(gdth_getch_str))) {
1700 printk("GDT-HA %d: Error detecting channel count (0x%x)\n",
1701 ha->hanum, ha->status);
1706 if (chn->siop_id < MAXID)
1707 ha->bus_id[bus_no] = chn->siop_id;
1709 ha->bus_id[bus_no] = 0xff;
1711 ha->bus_cnt = (u8)bus_no;
1713 TRACE2(("gdth_search_drives() %d channels\n",ha->bus_cnt));
1715 /* read cache configuration */
1716 if (!gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, CACHE_INFO,
1717 INVALID_CHANNEL,sizeof(gdth_cinfo_str))) {
1718 printk("GDT-HA %d: Initialization error cache service (code %d)\n",
1719 ha->hanum, ha->status);
1722 ha->cpar = ((gdth_cinfo_str *)ha->pscratch)->cpar;
1723 TRACE2(("gdth_search_drives() cinfo: vs %x sta %d str %d dw %d b %d\n",
1724 ha->cpar.version,ha->cpar.state,ha->cpar.strategy,
1725 ha->cpar.write_back,ha->cpar.block_size));
1727 /* read board info and features */
1728 ha->more_proc = FALSE;
1729 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, BOARD_INFO,
1730 INVALID_CHANNEL,sizeof(gdth_binfo_str))) {
1731 memcpy(&ha->binfo, (gdth_binfo_str *)ha->pscratch,
1732 sizeof(gdth_binfo_str));
1733 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, BOARD_FEATURES,
1734 INVALID_CHANNEL,sizeof(gdth_bfeat_str))) {
1735 TRACE2(("BOARD_INFO/BOARD_FEATURES supported\n"));
1736 ha->bfeat = *(gdth_bfeat_str *)ha->pscratch;
1737 ha->more_proc = TRUE;
1740 TRACE2(("BOARD_INFO requires firmware >= 1.10/2.08\n"));
1741 strcpy(ha->binfo.type_string, gdth_ctr_name(ha));
1743 TRACE2(("Controller name: %s\n",ha->binfo.type_string));
1745 /* read more informations */
1746 if (ha->more_proc) {
1747 /* physical drives, channel addresses */
1748 ioc = (gdth_iochan_str *)ha->pscratch;
1749 ioc->hdr.version = 0xffffffff;
1750 ioc->hdr.list_entries = MAXBUS;
1751 ioc->hdr.first_chan = 0;
1752 ioc->hdr.last_chan = MAXBUS-1;
1753 ioc->hdr.list_offset = GDTOFFSOF(gdth_iochan_str, list[0]);
1754 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, IOCHAN_DESC,
1755 INVALID_CHANNEL,sizeof(gdth_iochan_str))) {
1756 for (bus_no = 0; bus_no < ha->bus_cnt; ++bus_no) {
1757 ha->raw[bus_no].address = ioc->list[bus_no].address;
1758 ha->raw[bus_no].local_no = ioc->list[bus_no].local_no;
1761 for (bus_no = 0; bus_no < ha->bus_cnt; ++bus_no) {
1762 ha->raw[bus_no].address = IO_CHANNEL;
1763 ha->raw[bus_no].local_no = bus_no;
1766 for (bus_no = 0; bus_no < ha->bus_cnt; ++bus_no) {
1767 chn = (gdth_getch_str *)ha->pscratch;
1768 chn->channel_no = ha->raw[bus_no].local_no;
1769 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1770 SCSI_CHAN_CNT | L_CTRL_PATTERN,
1771 ha->raw[bus_no].address | INVALID_CHANNEL,
1772 sizeof(gdth_getch_str))) {
1773 ha->raw[bus_no].pdev_cnt = chn->drive_cnt;
1774 TRACE2(("Channel %d: %d phys. drives\n",
1775 bus_no,chn->drive_cnt));
1777 if (ha->raw[bus_no].pdev_cnt > 0) {
1778 drl = (gdth_drlist_str *)ha->pscratch;
1779 drl->sc_no = ha->raw[bus_no].local_no;
1780 drl->sc_cnt = ha->raw[bus_no].pdev_cnt;
1781 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1782 SCSI_DR_LIST | L_CTRL_PATTERN,
1783 ha->raw[bus_no].address | INVALID_CHANNEL,
1784 sizeof(gdth_drlist_str))) {
1785 for (j = 0; j < ha->raw[bus_no].pdev_cnt; ++j)
1786 ha->raw[bus_no].id_list[j] = drl->sc_list[j];
1788 ha->raw[bus_no].pdev_cnt = 0;
1793 /* logical drives */
1794 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, CACHE_DRV_CNT,
1795 INVALID_CHANNEL,sizeof(u32))) {
1796 drv_cnt = *(u32 *)ha->pscratch;
1797 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL, CACHE_DRV_LIST,
1798 INVALID_CHANNEL,drv_cnt * sizeof(u32))) {
1799 for (j = 0; j < drv_cnt; ++j) {
1800 drv_no = ((u32 *)ha->pscratch)[j];
1801 if (drv_no < MAX_LDRIVES) {
1802 ha->hdr[drv_no].is_logdrv = TRUE;
1803 TRACE2(("Drive %d is log. drive\n",drv_no));
1807 alst = (gdth_arcdl_str *)ha->pscratch;
1808 alst->entries_avail = MAX_LDRIVES;
1809 alst->first_entry = 0;
1810 alst->list_offset = GDTOFFSOF(gdth_arcdl_str, list[0]);
1811 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1812 ARRAY_DRV_LIST2 | LA_CTRL_PATTERN,
1813 INVALID_CHANNEL, sizeof(gdth_arcdl_str) +
1814 (alst->entries_avail-1) * sizeof(gdth_alist_str))) {
1815 for (j = 0; j < alst->entries_init; ++j) {
1816 ha->hdr[j].is_arraydrv = alst->list[j].is_arrayd;
1817 ha->hdr[j].is_master = alst->list[j].is_master;
1818 ha->hdr[j].is_parity = alst->list[j].is_parity;
1819 ha->hdr[j].is_hotfix = alst->list[j].is_hotfix;
1820 ha->hdr[j].master_no = alst->list[j].cd_handle;
1822 } else if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1823 ARRAY_DRV_LIST | LA_CTRL_PATTERN,
1824 0, 35 * sizeof(gdth_alist_str))) {
1825 for (j = 0; j < 35; ++j) {
1826 alst2 = &((gdth_alist_str *)ha->pscratch)[j];
1827 ha->hdr[j].is_arraydrv = alst2->is_arrayd;
1828 ha->hdr[j].is_master = alst2->is_master;
1829 ha->hdr[j].is_parity = alst2->is_parity;
1830 ha->hdr[j].is_hotfix = alst2->is_hotfix;
1831 ha->hdr[j].master_no = alst2->cd_handle;
1837 /* initialize raw service */
1840 ok = gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_X_INIT_RAW, 0, 0, 0);
1842 ha->raw_feat = GDT_64BIT;
1844 if (force_dma32 || (!ok && ha->status == (u16)S_NOFUNC))
1845 ok = gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_INIT, 0, 0, 0);
1847 printk("GDT-HA %d: Initialization error raw service (code %d)\n",
1848 ha->hanum, ha->status);
1851 TRACE2(("gdth_search_drives(): RAWSERVICE initialized\n"));
1853 /* set/get features raw service (scatter/gather) */
1854 if (gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_SET_FEAT, SCATTER_GATHER,
1856 TRACE2(("gdth_search_drives(): set features RAWSERVICE OK\n"));
1857 if (gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_GET_FEAT, 0, 0, 0)) {
1858 TRACE2(("gdth_search_dr(): get feat RAWSERVICE %d\n",
1860 ha->raw_feat |= (u16)ha->info;
1864 /* set/get features cache service (equal to raw service) */
1865 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_SET_FEAT, 0,
1866 SCATTER_GATHER,0)) {
1867 TRACE2(("gdth_search_drives(): set features CACHESERVICE OK\n"));
1868 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_GET_FEAT, 0, 0, 0)) {
1869 TRACE2(("gdth_search_dr(): get feat CACHESERV. %d\n",
1871 ha->cache_feat |= (u16)ha->info;
1875 /* reserve drives for raw service */
1876 if (reserve_mode != 0) {
1877 gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_RESERVE_ALL,
1878 reserve_mode == 1 ? 1 : 3, 0, 0);
1879 TRACE2(("gdth_search_drives(): RESERVE_ALL code %d\n",
1882 for (i = 0; i < MAX_RES_ARGS; i += 4) {
1883 if (reserve_list[i] == ha->hanum && reserve_list[i+1] < ha->bus_cnt &&
1884 reserve_list[i+2] < ha->tid_cnt && reserve_list[i+3] < MAXLUN) {
1885 TRACE2(("gdth_search_drives(): reserve ha %d bus %d id %d lun %d\n",
1886 reserve_list[i], reserve_list[i+1],
1887 reserve_list[i+2], reserve_list[i+3]));
1888 if (!gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_RESERVE, 0,
1889 reserve_list[i+1], reserve_list[i+2] |
1890 (reserve_list[i+3] << 8))) {
1891 printk("GDT-HA %d: Error raw service (RESERVE, code %d)\n",
1892 ha->hanum, ha->status);
1897 /* Determine OEM string using IOCTL */
1898 oemstr = (gdth_oem_str_ioctl *)ha->pscratch;
1899 oemstr->params.ctl_version = 0x01;
1900 oemstr->params.buffer_size = sizeof(oemstr->text);
1901 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_IOCTL,
1902 CACHE_READ_OEM_STRING_RECORD,INVALID_CHANNEL,
1903 sizeof(gdth_oem_str_ioctl))) {
1904 TRACE2(("gdth_search_drives(): CACHE_READ_OEM_STRING_RECORD OK\n"));
1905 printk("GDT-HA %d: Vendor: %s Name: %s\n",
1906 ha->hanum, oemstr->text.oem_company_name, ha->binfo.type_string);
1907 /* Save the Host Drive inquiry data */
1908 strlcpy(ha->oem_name,oemstr->text.scsi_host_drive_inquiry_vendor_id,
1909 sizeof(ha->oem_name));
1911 /* Old method, based on PCI ID */
1912 TRACE2(("gdth_search_drives(): CACHE_READ_OEM_STRING_RECORD failed\n"));
1913 printk("GDT-HA %d: Name: %s\n",
1914 ha->hanum, ha->binfo.type_string);
1915 if (ha->oem_id == OEM_ID_INTEL)
1916 strlcpy(ha->oem_name,"Intel ", sizeof(ha->oem_name));
1918 strlcpy(ha->oem_name,"ICP ", sizeof(ha->oem_name));
1921 /* scanning for host drives */
1922 for (i = 0; i < cdev_cnt; ++i)
1923 gdth_analyse_hdrive(ha, i);
1925 TRACE(("gdth_search_drives() OK\n"));
1929 static int gdth_analyse_hdrive(gdth_ha_str *ha, u16 hdrive)
1932 int drv_hds, drv_secs;
1934 TRACE(("gdth_analyse_hdrive() hanum %d drive %d\n", ha->hanum, hdrive));
1935 if (hdrive >= MAX_HDRIVES)
1938 if (!gdth_internal_cmd(ha, CACHESERVICE, GDT_INFO, hdrive, 0, 0))
1940 ha->hdr[hdrive].present = TRUE;
1941 ha->hdr[hdrive].size = ha->info;
1943 /* evaluate mapping (sectors per head, heads per cylinder) */
1944 ha->hdr[hdrive].size &= ~SECS32;
1945 if (ha->info2 == 0) {
1946 gdth_eval_mapping(ha->hdr[hdrive].size,&drv_cyls,&drv_hds,&drv_secs);
1948 drv_hds = ha->info2 & 0xff;
1949 drv_secs = (ha->info2 >> 8) & 0xff;
1950 drv_cyls = (u32)ha->hdr[hdrive].size / drv_hds / drv_secs;
1952 ha->hdr[hdrive].heads = (u8)drv_hds;
1953 ha->hdr[hdrive].secs = (u8)drv_secs;
1955 ha->hdr[hdrive].size = drv_cyls * drv_hds * drv_secs;
1957 if (ha->cache_feat & GDT_64BIT) {
1958 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_X_INFO, hdrive, 0, 0)
1959 && ha->info2 != 0) {
1960 ha->hdr[hdrive].size = ((u64)ha->info2 << 32) | ha->info;
1963 TRACE2(("gdth_search_dr() cdr. %d size %d hds %d scs %d\n",
1964 hdrive,ha->hdr[hdrive].size,drv_hds,drv_secs));
1966 /* get informations about device */
1967 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_DEVTYPE, hdrive, 0, 0)) {
1968 TRACE2(("gdth_search_dr() cache drive %d devtype %d\n",
1970 ha->hdr[hdrive].devtype = (u16)ha->info;
1974 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_CLUST_INFO, hdrive, 0, 0)) {
1975 TRACE2(("gdth_search_dr() cache drive %d cluster info %d\n",
1978 ha->hdr[hdrive].cluster_type = (u8)ha->info;
1981 /* R/W attributes */
1982 if (gdth_internal_cmd(ha, CACHESERVICE, GDT_RW_ATTRIBS, hdrive, 0, 0)) {
1983 TRACE2(("gdth_search_dr() cache drive %d r/w attrib. %d\n",
1985 ha->hdr[hdrive].rw_attribs = (u8)ha->info;
1992 /* command queueing/sending functions */
1994 static void gdth_putq(gdth_ha_str *ha, Scsi_Cmnd *scp, u8 priority)
1996 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
1997 register Scsi_Cmnd *pscp;
1998 register Scsi_Cmnd *nscp;
1999 unsigned long flags;
2001 TRACE(("gdth_putq() priority %d\n",priority));
2002 spin_lock_irqsave(&ha->smp_lock, flags);
2004 if (!cmndinfo->internal_command)
2005 cmndinfo->priority = priority;
2007 if (ha->req_first==NULL) {
2008 ha->req_first = scp; /* queue was empty */
2009 scp->SCp.ptr = NULL;
2010 } else { /* queue not empty */
2011 pscp = ha->req_first;
2012 nscp = (Scsi_Cmnd *)pscp->SCp.ptr;
2013 /* priority: 0-highest,..,0xff-lowest */
2014 while (nscp && gdth_cmnd_priv(nscp)->priority <= priority) {
2016 nscp = (Scsi_Cmnd *)pscp->SCp.ptr;
2018 pscp->SCp.ptr = (char *)scp;
2019 scp->SCp.ptr = (char *)nscp;
2021 spin_unlock_irqrestore(&ha->smp_lock, flags);
2023 #ifdef GDTH_STATISTICS
2025 for (nscp=ha->req_first; nscp; nscp=(Scsi_Cmnd*)nscp->SCp.ptr)
2027 if (max_rq < flags) {
2029 TRACE3(("GDT: max_rq = %d\n",(u16)max_rq));
2034 static void gdth_next(gdth_ha_str *ha)
2036 register Scsi_Cmnd *pscp;
2037 register Scsi_Cmnd *nscp;
2038 u8 b, t, l, firsttime;
2039 u8 this_cmd, next_cmd;
2040 unsigned long flags = 0;
2043 TRACE(("gdth_next() hanum %d\n", ha->hanum));
2045 spin_lock_irqsave(&ha->smp_lock, flags);
2047 ha->cmd_cnt = ha->cmd_offs_dpmem = 0;
2048 this_cmd = firsttime = TRUE;
2049 next_cmd = gdth_polling ? FALSE:TRUE;
2052 for (nscp = pscp = ha->req_first; nscp; nscp = (Scsi_Cmnd *)nscp->SCp.ptr) {
2053 struct gdth_cmndinfo *nscp_cmndinfo = gdth_cmnd_priv(nscp);
2054 if (nscp != pscp && nscp != (Scsi_Cmnd *)pscp->SCp.ptr)
2055 pscp = (Scsi_Cmnd *)pscp->SCp.ptr;
2056 if (!nscp_cmndinfo->internal_command) {
2057 b = nscp->device->channel;
2058 t = nscp->device->id;
2059 l = nscp->device->lun;
2060 if (nscp_cmndinfo->priority >= DEFAULT_PRI) {
2061 if ((b != ha->virt_bus && ha->raw[BUS_L2P(ha,b)].lock) ||
2062 (b == ha->virt_bus && t < MAX_HDRIVES && ha->hdr[t].lock))
2069 if (gdth_test_busy(ha)) { /* controller busy ? */
2070 TRACE(("gdth_next() controller %d busy !\n", ha->hanum));
2071 if (!gdth_polling) {
2072 spin_unlock_irqrestore(&ha->smp_lock, flags);
2075 while (gdth_test_busy(ha))
2081 if (!nscp_cmndinfo->internal_command) {
2082 if (nscp_cmndinfo->phase == -1) {
2083 nscp_cmndinfo->phase = CACHESERVICE; /* default: cache svc. */
2084 if (nscp->cmnd[0] == TEST_UNIT_READY) {
2085 TRACE2(("TEST_UNIT_READY Bus %d Id %d LUN %d\n",
2087 /* TEST_UNIT_READY -> set scan mode */
2088 if ((ha->scan_mode & 0x0f) == 0) {
2089 if (b == 0 && t == 0 && l == 0) {
2091 TRACE2(("Scan mode: 0x%x\n", ha->scan_mode));
2093 } else if ((ha->scan_mode & 0x0f) == 1) {
2094 if (b == 0 && ((t == 0 && l == 1) ||
2095 (t == 1 && l == 0))) {
2096 nscp_cmndinfo->OpCode = GDT_SCAN_START;
2097 nscp_cmndinfo->phase = ((ha->scan_mode & 0x10 ? 1:0) << 8)
2099 ha->scan_mode = 0x12;
2100 TRACE2(("Scan mode: 0x%x (SCAN_START)\n",
2103 ha->scan_mode &= 0x10;
2104 TRACE2(("Scan mode: 0x%x\n", ha->scan_mode));
2106 } else if (ha->scan_mode == 0x12) {
2107 if (b == ha->bus_cnt && t == ha->tid_cnt-1) {
2108 nscp_cmndinfo->phase = SCSIRAWSERVICE;
2109 nscp_cmndinfo->OpCode = GDT_SCAN_END;
2110 ha->scan_mode &= 0x10;
2111 TRACE2(("Scan mode: 0x%x (SCAN_END)\n",
2116 if (b == ha->virt_bus && nscp->cmnd[0] != INQUIRY &&
2117 nscp->cmnd[0] != READ_CAPACITY && nscp->cmnd[0] != MODE_SENSE &&
2118 (ha->hdr[t].cluster_type & CLUSTER_DRIVE)) {
2119 /* always GDT_CLUST_INFO! */
2120 nscp_cmndinfo->OpCode = GDT_CLUST_INFO;
2125 if (nscp_cmndinfo->OpCode != -1) {
2126 if ((nscp_cmndinfo->phase & 0xff) == CACHESERVICE) {
2127 if (!(cmd_index=gdth_fill_cache_cmd(ha, nscp, t)))
2130 } else if ((nscp_cmndinfo->phase & 0xff) == SCSIRAWSERVICE) {
2131 if (!(cmd_index=gdth_fill_raw_cmd(ha, nscp, BUS_L2P(ha, b))))
2135 memset((char*)nscp->sense_buffer,0,16);
2136 nscp->sense_buffer[0] = 0x70;
2137 nscp->sense_buffer[2] = NOT_READY;
2138 nscp->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
2139 if (!nscp_cmndinfo->wait_for_completion)
2140 nscp_cmndinfo->wait_for_completion++;
2142 gdth_scsi_done(nscp);
2144 } else if (gdth_cmnd_priv(nscp)->internal_command) {
2145 if (!(cmd_index=gdth_special_cmd(ha, nscp)))
2148 } else if (b != ha->virt_bus) {
2149 if (ha->raw[BUS_L2P(ha,b)].io_cnt[t] >= GDTH_MAX_RAW ||
2150 !(cmd_index=gdth_fill_raw_cmd(ha, nscp, BUS_L2P(ha, b))))
2153 ha->raw[BUS_L2P(ha,b)].io_cnt[t]++;
2154 } else if (t >= MAX_HDRIVES || !ha->hdr[t].present || l != 0) {
2155 TRACE2(("Command 0x%x to bus %d id %d lun %d -> IGNORE\n",
2156 nscp->cmnd[0], b, t, l));
2157 nscp->result = DID_BAD_TARGET << 16;
2158 if (!nscp_cmndinfo->wait_for_completion)
2159 nscp_cmndinfo->wait_for_completion++;
2161 gdth_scsi_done(nscp);
2163 switch (nscp->cmnd[0]) {
2164 case TEST_UNIT_READY:
2171 case SERVICE_ACTION_IN:
2172 TRACE(("cache cmd %x/%x/%x/%x/%x/%x\n",nscp->cmnd[0],
2173 nscp->cmnd[1],nscp->cmnd[2],nscp->cmnd[3],
2174 nscp->cmnd[4],nscp->cmnd[5]));
2175 if (ha->hdr[t].media_changed && nscp->cmnd[0] != INQUIRY) {
2176 /* return UNIT_ATTENTION */
2177 TRACE2(("cmd 0x%x target %d: UNIT_ATTENTION\n",
2179 ha->hdr[t].media_changed = FALSE;
2180 memset((char*)nscp->sense_buffer,0,16);
2181 nscp->sense_buffer[0] = 0x70;
2182 nscp->sense_buffer[2] = UNIT_ATTENTION;
2183 nscp->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
2184 if (!nscp_cmndinfo->wait_for_completion)
2185 nscp_cmndinfo->wait_for_completion++;
2187 gdth_scsi_done(nscp);
2188 } else if (gdth_internal_cache_cmd(ha, nscp))
2189 gdth_scsi_done(nscp);
2192 case ALLOW_MEDIUM_REMOVAL:
2193 TRACE(("cache cmd %x/%x/%x/%x/%x/%x\n",nscp->cmnd[0],
2194 nscp->cmnd[1],nscp->cmnd[2],nscp->cmnd[3],
2195 nscp->cmnd[4],nscp->cmnd[5]));
2196 if ( (nscp->cmnd[4]&1) && !(ha->hdr[t].devtype&1) ) {
2197 TRACE(("Prevent r. nonremov. drive->do nothing\n"));
2198 nscp->result = DID_OK << 16;
2199 nscp->sense_buffer[0] = 0;
2200 if (!nscp_cmndinfo->wait_for_completion)
2201 nscp_cmndinfo->wait_for_completion++;
2203 gdth_scsi_done(nscp);
2205 nscp->cmnd[3] = (ha->hdr[t].devtype&1) ? 1:0;
2206 TRACE(("Prevent/allow r. %d rem. drive %d\n",
2207 nscp->cmnd[4],nscp->cmnd[3]));
2208 if (!(cmd_index=gdth_fill_cache_cmd(ha, nscp, t)))
2215 TRACE2(("cache cmd %s\n",nscp->cmnd[0] == RESERVE ?
2216 "RESERVE" : "RELEASE"));
2217 if (!(cmd_index=gdth_fill_cache_cmd(ha, nscp, t)))
2227 if (ha->hdr[t].media_changed) {
2228 /* return UNIT_ATTENTION */
2229 TRACE2(("cmd 0x%x target %d: UNIT_ATTENTION\n",
2231 ha->hdr[t].media_changed = FALSE;
2232 memset((char*)nscp->sense_buffer,0,16);
2233 nscp->sense_buffer[0] = 0x70;
2234 nscp->sense_buffer[2] = UNIT_ATTENTION;
2235 nscp->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
2236 if (!nscp_cmndinfo->wait_for_completion)
2237 nscp_cmndinfo->wait_for_completion++;
2239 gdth_scsi_done(nscp);
2240 } else if (!(cmd_index=gdth_fill_cache_cmd(ha, nscp, t)))
2245 TRACE2(("cache cmd %x/%x/%x/%x/%x/%x unknown\n",nscp->cmnd[0],
2246 nscp->cmnd[1],nscp->cmnd[2],nscp->cmnd[3],
2247 nscp->cmnd[4],nscp->cmnd[5]));
2248 printk("GDT-HA %d: Unknown SCSI command 0x%x to cache service !\n",
2249 ha->hanum, nscp->cmnd[0]);
2250 nscp->result = DID_ABORT << 16;
2251 if (!nscp_cmndinfo->wait_for_completion)
2252 nscp_cmndinfo->wait_for_completion++;
2254 gdth_scsi_done(nscp);
2261 if (nscp == ha->req_first)
2262 ha->req_first = pscp = (Scsi_Cmnd *)nscp->SCp.ptr;
2264 pscp->SCp.ptr = nscp->SCp.ptr;
2269 if (ha->cmd_cnt > 0) {
2270 gdth_release_event(ha);
2274 spin_unlock_irqrestore(&ha->smp_lock, flags);
2276 if (gdth_polling && ha->cmd_cnt > 0) {
2277 if (!gdth_wait(ha, cmd_index, POLL_TIMEOUT))
2278 printk("GDT-HA %d: Command %d timed out !\n",
2279 ha->hanum, cmd_index);
2284 * gdth_copy_internal_data() - copy to/from a buffer onto a scsi_cmnd's
2285 * buffers, kmap_atomic() as needed.
2287 static void gdth_copy_internal_data(gdth_ha_str *ha, Scsi_Cmnd *scp,
2288 char *buffer, u16 count)
2290 u16 cpcount,i, max_sg = scsi_sg_count(scp);
2292 struct scatterlist *sl;
2295 cpcount = min_t(u16, count, scsi_bufflen(scp));
2299 scsi_for_each_sg(scp, sl, max_sg, i) {
2300 unsigned long flags;
2301 cpnow = (u16)sl->length;
2302 TRACE(("copy_internal() now %d sum %d count %d %d\n",
2303 cpnow, cpsum, cpcount, scsi_bufflen(scp)));
2304 if (cpsum+cpnow > cpcount)
2305 cpnow = cpcount - cpsum;
2308 printk("GDT-HA %d: invalid sc/gt element in gdth_copy_internal_data()\n",
2312 local_irq_save(flags);
2313 address = kmap_atomic(sg_page(sl), KM_BIO_SRC_IRQ) + sl->offset;
2314 memcpy(address, buffer, cpnow);
2315 flush_dcache_page(sg_page(sl));
2316 kunmap_atomic(address, KM_BIO_SRC_IRQ);
2317 local_irq_restore(flags);
2318 if (cpsum == cpcount)
2323 printk("GDT-HA %d: SCSI command with no buffers but data transfer expected!\n",
2329 static int gdth_internal_cache_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp)
2333 gdth_rdcap_data rdc;
2335 gdth_modep_data mpd;
2336 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
2338 t = scp->device->id;
2339 TRACE(("gdth_internal_cache_cmd() cmd 0x%x hdrive %d\n",
2342 scp->result = DID_OK << 16;
2343 scp->sense_buffer[0] = 0;
2345 switch (scp->cmnd[0]) {
2346 case TEST_UNIT_READY:
2349 TRACE2(("Test/Verify/Start hdrive %d\n",t));
2353 TRACE2(("Inquiry hdrive %d devtype %d\n",
2354 t,ha->hdr[t].devtype));
2355 inq.type_qual = (ha->hdr[t].devtype&4) ? TYPE_ROM:TYPE_DISK;
2356 /* you can here set all disks to removable, if you want to do
2357 a flush using the ALLOW_MEDIUM_REMOVAL command */
2358 inq.modif_rmb = 0x00;
2359 if ((ha->hdr[t].devtype & 1) ||
2360 (ha->hdr[t].cluster_type & CLUSTER_DRIVE))
2361 inq.modif_rmb = 0x80;
2365 strcpy(inq.vendor,ha->oem_name);
2366 sprintf(inq.product,"Host Drive #%02d",t);
2367 strcpy(inq.revision," ");
2368 gdth_copy_internal_data(ha, scp, (char*)&inq, sizeof(gdth_inq_data));
2372 TRACE2(("Request sense hdrive %d\n",t));
2373 sd.errorcode = 0x70;
2378 gdth_copy_internal_data(ha, scp, (char*)&sd, sizeof(gdth_sense_data));
2382 TRACE2(("Mode sense hdrive %d\n",t));
2383 memset((char*)&mpd,0,sizeof(gdth_modep_data));
2384 mpd.hd.data_length = sizeof(gdth_modep_data);
2385 mpd.hd.dev_par = (ha->hdr[t].devtype&2) ? 0x80:0;
2386 mpd.hd.bd_length = sizeof(mpd.bd);
2387 mpd.bd.block_length[0] = (SECTOR_SIZE & 0x00ff0000) >> 16;
2388 mpd.bd.block_length[1] = (SECTOR_SIZE & 0x0000ff00) >> 8;
2389 mpd.bd.block_length[2] = (SECTOR_SIZE & 0x000000ff);
2390 gdth_copy_internal_data(ha, scp, (char*)&mpd, sizeof(gdth_modep_data));
2394 TRACE2(("Read capacity hdrive %d\n",t));
2395 if (ha->hdr[t].size > (u64)0xffffffff)
2396 rdc.last_block_no = 0xffffffff;
2398 rdc.last_block_no = cpu_to_be32(ha->hdr[t].size-1);
2399 rdc.block_length = cpu_to_be32(SECTOR_SIZE);
2400 gdth_copy_internal_data(ha, scp, (char*)&rdc, sizeof(gdth_rdcap_data));
2403 case SERVICE_ACTION_IN:
2404 if ((scp->cmnd[1] & 0x1f) == SAI_READ_CAPACITY_16 &&
2405 (ha->cache_feat & GDT_64BIT)) {
2406 gdth_rdcap16_data rdc16;
2408 TRACE2(("Read capacity (16) hdrive %d\n",t));
2409 rdc16.last_block_no = cpu_to_be64(ha->hdr[t].size-1);
2410 rdc16.block_length = cpu_to_be32(SECTOR_SIZE);
2411 gdth_copy_internal_data(ha, scp, (char*)&rdc16,
2412 sizeof(gdth_rdcap16_data));
2414 scp->result = DID_ABORT << 16;
2419 TRACE2(("Internal cache cmd 0x%x unknown\n",scp->cmnd[0]));
2423 if (!cmndinfo->wait_for_completion)
2424 cmndinfo->wait_for_completion++;
2431 static int gdth_fill_cache_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp, u16 hdrive)
2433 register gdth_cmd_str *cmdp;
2434 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
2437 int i, cmd_index, read_write, sgcnt, mode64;
2440 TRACE(("gdth_fill_cache_cmd() cmd 0x%x cmdsize %d hdrive %d\n",
2441 scp->cmnd[0],scp->cmd_len,hdrive));
2443 if (ha->type==GDT_EISA && ha->cmd_cnt>0)
2446 mode64 = (ha->cache_feat & GDT_64BIT) ? TRUE : FALSE;
2447 /* test for READ_16, WRITE_16 if !mode64 ? ---
2448 not required, should not occur due to error return on
2451 cmdp->Service = CACHESERVICE;
2452 cmdp->RequestBuffer = scp;
2453 /* search free command index */
2454 if (!(cmd_index=gdth_get_cmd_index(ha))) {
2455 TRACE(("GDT: No free command index found\n"));
2458 /* if it's the first command, set command semaphore */
2459 if (ha->cmd_cnt == 0)
2464 if (cmndinfo->OpCode != -1)
2465 cmdp->OpCode = cmndinfo->OpCode; /* special cache cmd. */
2466 else if (scp->cmnd[0] == RESERVE)
2467 cmdp->OpCode = GDT_RESERVE_DRV;
2468 else if (scp->cmnd[0] == RELEASE)
2469 cmdp->OpCode = GDT_RELEASE_DRV;
2470 else if (scp->cmnd[0] == ALLOW_MEDIUM_REMOVAL) {
2471 if (scp->cmnd[4] & 1) /* prevent ? */
2472 cmdp->OpCode = GDT_MOUNT;
2473 else if (scp->cmnd[3] & 1) /* removable drive ? */
2474 cmdp->OpCode = GDT_UNMOUNT;
2476 cmdp->OpCode = GDT_FLUSH;
2477 } else if (scp->cmnd[0] == WRITE_6 || scp->cmnd[0] == WRITE_10 ||
2478 scp->cmnd[0] == WRITE_12 || scp->cmnd[0] == WRITE_16
2481 if (gdth_write_through || ((ha->hdr[hdrive].rw_attribs & 1) &&
2482 (ha->cache_feat & GDT_WR_THROUGH)))
2483 cmdp->OpCode = GDT_WRITE_THR;
2485 cmdp->OpCode = GDT_WRITE;
2488 cmdp->OpCode = GDT_READ;
2491 cmdp->BoardNode = LOCALBOARD;
2493 cmdp->u.cache64.DeviceNo = hdrive;
2494 cmdp->u.cache64.BlockNo = 1;
2495 cmdp->u.cache64.sg_canz = 0;
2497 cmdp->u.cache.DeviceNo = hdrive;
2498 cmdp->u.cache.BlockNo = 1;
2499 cmdp->u.cache.sg_canz = 0;
2503 if (scp->cmd_len == 16) {
2504 memcpy(&no, &scp->cmnd[2], sizeof(u64));
2505 blockno = be64_to_cpu(no);
2506 memcpy(&cnt, &scp->cmnd[10], sizeof(u32));
2507 blockcnt = be32_to_cpu(cnt);
2508 } else if (scp->cmd_len == 10) {
2509 memcpy(&no, &scp->cmnd[2], sizeof(u32));
2510 blockno = be32_to_cpu(no);
2511 memcpy(&cnt, &scp->cmnd[7], sizeof(u16));
2512 blockcnt = be16_to_cpu(cnt);
2514 memcpy(&no, &scp->cmnd[0], sizeof(u32));
2515 blockno = be32_to_cpu(no) & 0x001fffffUL;
2516 blockcnt= scp->cmnd[4]==0 ? 0x100 : scp->cmnd[4];
2519 cmdp->u.cache64.BlockNo = blockno;
2520 cmdp->u.cache64.BlockCnt = blockcnt;
2522 cmdp->u.cache.BlockNo = (u32)blockno;
2523 cmdp->u.cache.BlockCnt = blockcnt;
2526 if (scsi_bufflen(scp)) {
2527 cmndinfo->dma_dir = (read_write == 1 ?
2528 PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
2529 sgcnt = pci_map_sg(ha->pdev, scsi_sglist(scp), scsi_sg_count(scp),
2532 struct scatterlist *sl;
2534 cmdp->u.cache64.DestAddr= (u64)-1;
2535 cmdp->u.cache64.sg_canz = sgcnt;
2536 scsi_for_each_sg(scp, sl, sgcnt, i) {
2537 cmdp->u.cache64.sg_lst[i].sg_ptr = sg_dma_address(sl);
2538 #ifdef GDTH_DMA_STATISTICS
2539 if (cmdp->u.cache64.sg_lst[i].sg_ptr > (u64)0xffffffff)
2544 cmdp->u.cache64.sg_lst[i].sg_len = sg_dma_len(sl);
2547 struct scatterlist *sl;
2549 cmdp->u.cache.DestAddr= 0xffffffff;
2550 cmdp->u.cache.sg_canz = sgcnt;
2551 scsi_for_each_sg(scp, sl, sgcnt, i) {
2552 cmdp->u.cache.sg_lst[i].sg_ptr = sg_dma_address(sl);
2553 #ifdef GDTH_DMA_STATISTICS
2556 cmdp->u.cache.sg_lst[i].sg_len = sg_dma_len(sl);
2560 #ifdef GDTH_STATISTICS
2561 if (max_sg < (u32)sgcnt) {
2562 max_sg = (u32)sgcnt;
2563 TRACE3(("GDT: max_sg = %d\n",max_sg));
2569 /* evaluate command size, check space */
2571 TRACE(("cache cmd: addr. %x sganz %x sgptr0 %x sglen0 %x\n",
2572 cmdp->u.cache64.DestAddr,cmdp->u.cache64.sg_canz,
2573 cmdp->u.cache64.sg_lst[0].sg_ptr,
2574 cmdp->u.cache64.sg_lst[0].sg_len));
2575 TRACE(("cache cmd: cmd %d blockno. %d, blockcnt %d\n",
2576 cmdp->OpCode,cmdp->u.cache64.BlockNo,cmdp->u.cache64.BlockCnt));
2577 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.cache64.sg_lst) +
2578 (u16)cmdp->u.cache64.sg_canz * sizeof(gdth_sg64_str);
2580 TRACE(("cache cmd: addr. %x sganz %x sgptr0 %x sglen0 %x\n",
2581 cmdp->u.cache.DestAddr,cmdp->u.cache.sg_canz,
2582 cmdp->u.cache.sg_lst[0].sg_ptr,
2583 cmdp->u.cache.sg_lst[0].sg_len));
2584 TRACE(("cache cmd: cmd %d blockno. %d, blockcnt %d\n",
2585 cmdp->OpCode,cmdp->u.cache.BlockNo,cmdp->u.cache.BlockCnt));
2586 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.cache.sg_lst) +
2587 (u16)cmdp->u.cache.sg_canz * sizeof(gdth_sg_str);
2589 if (ha->cmd_len & 3)
2590 ha->cmd_len += (4 - (ha->cmd_len & 3));
2592 if (ha->cmd_cnt > 0) {
2593 if ((ha->cmd_offs_dpmem + ha->cmd_len + DPMEM_COMMAND_OFFSET) >
2595 TRACE2(("gdth_fill_cache() DPMEM overflow\n"));
2596 ha->cmd_tab[cmd_index-2].cmnd = UNUSED_CMND;
2602 gdth_copy_command(ha);
2606 static int gdth_fill_raw_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp, u8 b)
2608 register gdth_cmd_str *cmdp;
2610 dma_addr_t sense_paddr;
2611 int cmd_index, sgcnt, mode64;
2614 unsigned long offset;
2615 struct gdth_cmndinfo *cmndinfo;
2617 t = scp->device->id;
2618 l = scp->device->lun;
2620 TRACE(("gdth_fill_raw_cmd() cmd 0x%x bus %d ID %d LUN %d\n",
2621 scp->cmnd[0],b,t,l));
2623 if (ha->type==GDT_EISA && ha->cmd_cnt>0)
2626 mode64 = (ha->raw_feat & GDT_64BIT) ? TRUE : FALSE;
2628 cmdp->Service = SCSIRAWSERVICE;
2629 cmdp->RequestBuffer = scp;
2630 /* search free command index */
2631 if (!(cmd_index=gdth_get_cmd_index(ha))) {
2632 TRACE(("GDT: No free command index found\n"));
2635 /* if it's the first command, set command semaphore */
2636 if (ha->cmd_cnt == 0)
2639 cmndinfo = gdth_cmnd_priv(scp);
2641 if (cmndinfo->OpCode != -1) {
2642 cmdp->OpCode = cmndinfo->OpCode; /* special raw cmd. */
2643 cmdp->BoardNode = LOCALBOARD;
2645 cmdp->u.raw64.direction = (cmndinfo->phase >> 8);
2646 TRACE2(("special raw cmd 0x%x param 0x%x\n",
2647 cmdp->OpCode, cmdp->u.raw64.direction));
2648 /* evaluate command size */
2649 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.raw64.sg_lst);
2651 cmdp->u.raw.direction = (cmndinfo->phase >> 8);
2652 TRACE2(("special raw cmd 0x%x param 0x%x\n",
2653 cmdp->OpCode, cmdp->u.raw.direction));
2654 /* evaluate command size */
2655 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.raw.sg_lst);
2659 page = virt_to_page(scp->sense_buffer);
2660 offset = (unsigned long)scp->sense_buffer & ~PAGE_MASK;
2661 sense_paddr = pci_map_page(ha->pdev,page,offset,
2662 16,PCI_DMA_FROMDEVICE);
2664 cmndinfo->sense_paddr = sense_paddr;
2665 cmdp->OpCode = GDT_WRITE; /* always */
2666 cmdp->BoardNode = LOCALBOARD;
2668 cmdp->u.raw64.reserved = 0;
2669 cmdp->u.raw64.mdisc_time = 0;
2670 cmdp->u.raw64.mcon_time = 0;
2671 cmdp->u.raw64.clen = scp->cmd_len;
2672 cmdp->u.raw64.target = t;
2673 cmdp->u.raw64.lun = l;
2674 cmdp->u.raw64.bus = b;
2675 cmdp->u.raw64.priority = 0;
2676 cmdp->u.raw64.sdlen = scsi_bufflen(scp);
2677 cmdp->u.raw64.sense_len = 16;
2678 cmdp->u.raw64.sense_data = sense_paddr;
2679 cmdp->u.raw64.direction =
2680 gdth_direction_tab[scp->cmnd[0]]==DOU ? GDTH_DATA_OUT:GDTH_DATA_IN;
2681 memcpy(cmdp->u.raw64.cmd,scp->cmnd,16);
2682 cmdp->u.raw64.sg_ranz = 0;
2684 cmdp->u.raw.reserved = 0;
2685 cmdp->u.raw.mdisc_time = 0;
2686 cmdp->u.raw.mcon_time = 0;
2687 cmdp->u.raw.clen = scp->cmd_len;
2688 cmdp->u.raw.target = t;
2689 cmdp->u.raw.lun = l;
2690 cmdp->u.raw.bus = b;
2691 cmdp->u.raw.priority = 0;
2692 cmdp->u.raw.link_p = 0;
2693 cmdp->u.raw.sdlen = scsi_bufflen(scp);
2694 cmdp->u.raw.sense_len = 16;
2695 cmdp->u.raw.sense_data = sense_paddr;
2696 cmdp->u.raw.direction =
2697 gdth_direction_tab[scp->cmnd[0]]==DOU ? GDTH_DATA_OUT:GDTH_DATA_IN;
2698 memcpy(cmdp->u.raw.cmd,scp->cmnd,12);
2699 cmdp->u.raw.sg_ranz = 0;
2702 if (scsi_bufflen(scp)) {
2703 cmndinfo->dma_dir = PCI_DMA_BIDIRECTIONAL;
2704 sgcnt = pci_map_sg(ha->pdev, scsi_sglist(scp), scsi_sg_count(scp),
2707 struct scatterlist *sl;
2709 cmdp->u.raw64.sdata = (u64)-1;
2710 cmdp->u.raw64.sg_ranz = sgcnt;
2711 scsi_for_each_sg(scp, sl, sgcnt, i) {
2712 cmdp->u.raw64.sg_lst[i].sg_ptr = sg_dma_address(sl);
2713 #ifdef GDTH_DMA_STATISTICS
2714 if (cmdp->u.raw64.sg_lst[i].sg_ptr > (u64)0xffffffff)
2719 cmdp->u.raw64.sg_lst[i].sg_len = sg_dma_len(sl);
2722 struct scatterlist *sl;
2724 cmdp->u.raw.sdata = 0xffffffff;
2725 cmdp->u.raw.sg_ranz = sgcnt;
2726 scsi_for_each_sg(scp, sl, sgcnt, i) {
2727 cmdp->u.raw.sg_lst[i].sg_ptr = sg_dma_address(sl);
2728 #ifdef GDTH_DMA_STATISTICS
2731 cmdp->u.raw.sg_lst[i].sg_len = sg_dma_len(sl);
2735 #ifdef GDTH_STATISTICS
2736 if (max_sg < sgcnt) {
2738 TRACE3(("GDT: max_sg = %d\n",sgcnt));
2744 TRACE(("raw cmd: addr. %x sganz %x sgptr0 %x sglen0 %x\n",
2745 cmdp->u.raw64.sdata,cmdp->u.raw64.sg_ranz,
2746 cmdp->u.raw64.sg_lst[0].sg_ptr,
2747 cmdp->u.raw64.sg_lst[0].sg_len));
2748 /* evaluate command size */
2749 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.raw64.sg_lst) +
2750 (u16)cmdp->u.raw64.sg_ranz * sizeof(gdth_sg64_str);
2752 TRACE(("raw cmd: addr. %x sganz %x sgptr0 %x sglen0 %x\n",
2753 cmdp->u.raw.sdata,cmdp->u.raw.sg_ranz,
2754 cmdp->u.raw.sg_lst[0].sg_ptr,
2755 cmdp->u.raw.sg_lst[0].sg_len));
2756 /* evaluate command size */
2757 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.raw.sg_lst) +
2758 (u16)cmdp->u.raw.sg_ranz * sizeof(gdth_sg_str);
2762 if (ha->cmd_len & 3)
2763 ha->cmd_len += (4 - (ha->cmd_len & 3));
2765 if (ha->cmd_cnt > 0) {
2766 if ((ha->cmd_offs_dpmem + ha->cmd_len + DPMEM_COMMAND_OFFSET) >
2768 TRACE2(("gdth_fill_raw() DPMEM overflow\n"));
2769 ha->cmd_tab[cmd_index-2].cmnd = UNUSED_CMND;
2775 gdth_copy_command(ha);
2779 static int gdth_special_cmd(gdth_ha_str *ha, Scsi_Cmnd *scp)
2781 register gdth_cmd_str *cmdp;
2782 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
2786 TRACE2(("gdth_special_cmd(): "));
2788 if (ha->type==GDT_EISA && ha->cmd_cnt>0)
2791 *cmdp = *cmndinfo->internal_cmd_str;
2792 cmdp->RequestBuffer = scp;
2794 /* search free command index */
2795 if (!(cmd_index=gdth_get_cmd_index(ha))) {
2796 TRACE(("GDT: No free command index found\n"));
2800 /* if it's the first command, set command semaphore */
2801 if (ha->cmd_cnt == 0)
2804 /* evaluate command size, check space */
2805 if (cmdp->OpCode == GDT_IOCTL) {
2806 TRACE2(("IOCTL\n"));
2808 GDTOFFSOF(gdth_cmd_str,u.ioctl.p_param) + sizeof(u64);
2809 } else if (cmdp->Service == CACHESERVICE) {
2810 TRACE2(("cache command %d\n",cmdp->OpCode));
2811 if (ha->cache_feat & GDT_64BIT)
2813 GDTOFFSOF(gdth_cmd_str,u.cache64.sg_lst) + sizeof(gdth_sg64_str);
2816 GDTOFFSOF(gdth_cmd_str,u.cache.sg_lst) + sizeof(gdth_sg_str);
2817 } else if (cmdp->Service == SCSIRAWSERVICE) {
2818 TRACE2(("raw command %d\n",cmdp->OpCode));
2819 if (ha->raw_feat & GDT_64BIT)
2821 GDTOFFSOF(gdth_cmd_str,u.raw64.sg_lst) + sizeof(gdth_sg64_str);
2824 GDTOFFSOF(gdth_cmd_str,u.raw.sg_lst) + sizeof(gdth_sg_str);
2827 if (ha->cmd_len & 3)
2828 ha->cmd_len += (4 - (ha->cmd_len & 3));
2830 if (ha->cmd_cnt > 0) {
2831 if ((ha->cmd_offs_dpmem + ha->cmd_len + DPMEM_COMMAND_OFFSET) >
2833 TRACE2(("gdth_special_cmd() DPMEM overflow\n"));
2834 ha->cmd_tab[cmd_index-2].cmnd = UNUSED_CMND;
2840 gdth_copy_command(ha);
2845 /* Controller event handling functions */
2846 static gdth_evt_str *gdth_store_event(gdth_ha_str *ha, u16 source,
2847 u16 idx, gdth_evt_data *evt)
2852 /* no GDTH_LOCK_HA() ! */
2853 TRACE2(("gdth_store_event() source %d idx %d\n", source, idx));
2854 if (source == 0) /* no source -> no event */
2857 if (ebuffer[elastidx].event_source == source &&
2858 ebuffer[elastidx].event_idx == idx &&
2859 ((evt->size != 0 && ebuffer[elastidx].event_data.size != 0 &&
2860 !memcmp((char *)&ebuffer[elastidx].event_data.eu,
2861 (char *)&evt->eu, evt->size)) ||
2862 (evt->size == 0 && ebuffer[elastidx].event_data.size == 0 &&
2863 !strcmp((char *)&ebuffer[elastidx].event_data.event_string,
2864 (char *)&evt->event_string)))) {
2865 e = &ebuffer[elastidx];
2866 do_gettimeofday(&tv);
2867 e->last_stamp = tv.tv_sec;
2870 if (ebuffer[elastidx].event_source != 0) { /* entry not free ? */
2872 if (elastidx == MAX_EVENTS)
2874 if (elastidx == eoldidx) { /* reached mark ? */
2876 if (eoldidx == MAX_EVENTS)
2880 e = &ebuffer[elastidx];
2881 e->event_source = source;
2883 do_gettimeofday(&tv);
2884 e->first_stamp = e->last_stamp = tv.tv_sec;
2886 e->event_data = *evt;
2892 static int gdth_read_event(gdth_ha_str *ha, int handle, gdth_evt_str *estr)
2896 unsigned long flags;
2898 TRACE2(("gdth_read_event() handle %d\n", handle));
2899 spin_lock_irqsave(&ha->smp_lock, flags);
2904 estr->event_source = 0;
2906 if (eindex < 0 || eindex >= MAX_EVENTS) {
2907 spin_unlock_irqrestore(&ha->smp_lock, flags);
2910 e = &ebuffer[eindex];
2911 if (e->event_source != 0) {
2912 if (eindex != elastidx) {
2913 if (++eindex == MAX_EVENTS)
2918 memcpy(estr, e, sizeof(gdth_evt_str));
2920 spin_unlock_irqrestore(&ha->smp_lock, flags);
2924 static void gdth_readapp_event(gdth_ha_str *ha,
2925 u8 application, gdth_evt_str *estr)
2929 unsigned long flags;
2932 TRACE2(("gdth_readapp_event() app. %d\n", application));
2933 spin_lock_irqsave(&ha->smp_lock, flags);
2936 e = &ebuffer[eindex];
2937 if (e->event_source == 0)
2939 if ((e->application & application) == 0) {
2940 e->application |= application;
2944 if (eindex == elastidx)
2946 if (++eindex == MAX_EVENTS)
2950 memcpy(estr, e, sizeof(gdth_evt_str));
2952 estr->event_source = 0;
2953 spin_unlock_irqrestore(&ha->smp_lock, flags);
2956 static void gdth_clear_events(void)
2958 TRACE(("gdth_clear_events()"));
2960 eoldidx = elastidx = 0;
2961 ebuffer[0].event_source = 0;
2965 /* SCSI interface functions */
2967 static irqreturn_t __gdth_interrupt(gdth_ha_str *ha,
2968 int gdth_from_wait, int* pIndex)
2970 gdt6m_dpram_str __iomem *dp6m_ptr = NULL;
2971 gdt6_dpram_str __iomem *dp6_ptr;
2972 gdt2_dpram_str __iomem *dp2_ptr;
2977 unsigned long flags = 0;
2979 int coalesced = FALSE;
2981 gdth_coal_status *pcs = NULL;
2982 int act_int_coal = 0;
2985 TRACE(("gdth_interrupt() IRQ %d\n", ha->irq));
2987 /* if polling and not from gdth_wait() -> return */
2989 if (!gdth_from_wait) {
2995 spin_lock_irqsave(&ha->smp_lock, flags);
2997 /* search controller */
2998 IStatus = gdth_get_status(ha);
3000 /* spurious interrupt */
3002 spin_unlock_irqrestore(&ha->smp_lock, flags);
3006 #ifdef GDTH_STATISTICS
3011 /* See if the fw is returning coalesced status */
3012 if (IStatus == COALINDEX) {
3013 /* Coalesced status. Setup the initial status
3014 buffer pointer and flags */
3015 pcs = ha->coal_stat;
3022 /* For coalesced requests all status
3023 information is found in the status buffer */
3024 IStatus = (u8)(pcs->status & 0xff);
3028 if (ha->type == GDT_EISA) {
3029 if (IStatus & 0x80) { /* error flag */
3031 ha->status = inw(ha->bmic + MAILBOXREG+8);
3032 TRACE2(("gdth_interrupt() error %d/%d\n",IStatus,ha->status));
3033 } else /* no error */
3035 ha->info = inl(ha->bmic + MAILBOXREG+12);
3036 ha->service = inw(ha->bmic + MAILBOXREG+10);
3037 ha->info2 = inl(ha->bmic + MAILBOXREG+4);
3039 outb(0xff, ha->bmic + EDOORREG); /* acknowledge interrupt */
3040 outb(0x00, ha->bmic + SEMA1REG); /* reset status semaphore */
3041 } else if (ha->type == GDT_ISA) {
3043 if (IStatus & 0x80) { /* error flag */
3045 ha->status = readw(&dp2_ptr->u.ic.Status);
3046 TRACE2(("gdth_interrupt() error %d/%d\n",IStatus,ha->status));
3047 } else /* no error */
3049 ha->info = readl(&dp2_ptr->u.ic.Info[0]);
3050 ha->service = readw(&dp2_ptr->u.ic.Service);
3051 ha->info2 = readl(&dp2_ptr->u.ic.Info[1]);
3053 writeb(0xff, &dp2_ptr->io.irqdel); /* acknowledge interrupt */
3054 writeb(0, &dp2_ptr->u.ic.Cmd_Index);/* reset command index */
3055 writeb(0, &dp2_ptr->io.Sema1); /* reset status semaphore */
3056 } else if (ha->type == GDT_PCI) {
3058 if (IStatus & 0x80) { /* error flag */
3060 ha->status = readw(&dp6_ptr->u.ic.Status);
3061 TRACE2(("gdth_interrupt() error %d/%d\n",IStatus,ha->status));
3062 } else /* no error */
3064 ha->info = readl(&dp6_ptr->u.ic.Info[0]);
3065 ha->service = readw(&dp6_ptr->u.ic.Service);
3066 ha->info2 = readl(&dp6_ptr->u.ic.Info[1]);
3068 writeb(0xff, &dp6_ptr->io.irqdel); /* acknowledge interrupt */
3069 writeb(0, &dp6_ptr->u.ic.Cmd_Index);/* reset command index */
3070 writeb(0, &dp6_ptr->io.Sema1); /* reset status semaphore */
3071 } else if (ha->type == GDT_PCINEW) {
3072 if (IStatus & 0x80) { /* error flag */
3074 ha->status = inw(PTR2USHORT(&ha->plx->status));
3075 TRACE2(("gdth_interrupt() error %d/%d\n",IStatus,ha->status));
3078 ha->info = inl(PTR2USHORT(&ha->plx->info[0]));
3079 ha->service = inw(PTR2USHORT(&ha->plx->service));
3080 ha->info2 = inl(PTR2USHORT(&ha->plx->info[1]));
3082 outb(0xff, PTR2USHORT(&ha->plx->edoor_reg));
3083 outb(0x00, PTR2USHORT(&ha->plx->sema1_reg));
3084 } else if (ha->type == GDT_PCIMPR) {
3086 if (IStatus & 0x80) { /* error flag */
3090 ha->status = pcs->ext_status & 0xffff;
3093 ha->status = readw(&dp6m_ptr->i960r.status);
3094 TRACE2(("gdth_interrupt() error %d/%d\n",IStatus,ha->status));
3095 } else /* no error */
3098 /* get information */
3100 ha->info = pcs->info0;
3101 ha->info2 = pcs->info1;
3102 ha->service = (pcs->ext_status >> 16) & 0xffff;
3106 ha->info = readl(&dp6m_ptr->i960r.info[0]);
3107 ha->service = readw(&dp6m_ptr->i960r.service);
3108 ha->info2 = readl(&dp6m_ptr->i960r.info[1]);
3111 if (IStatus == ASYNCINDEX) {
3112 if (ha->service != SCREENSERVICE &&
3113 (ha->fw_vers & 0xff) >= 0x1a) {
3114 ha->dvr.severity = readb
3115 (&((gdt6m_dpram_str __iomem *)ha->brd)->i960r.severity);
3116 for (i = 0; i < 256; ++i) {
3117 ha->dvr.event_string[i] = readb
3118 (&((gdt6m_dpram_str __iomem *)ha->brd)->i960r.evt_str[i]);
3119 if (ha->dvr.event_string[i] == 0)
3125 /* Make sure that non coalesced interrupts get cleared
3126 before being handled by gdth_async_event/gdth_sync_event */
3130 writeb(0xff, &dp6m_ptr->i960r.edoor_reg);
3131 writeb(0, &dp6m_ptr->i960r.sema1_reg);
3134 TRACE2(("gdth_interrupt() unknown controller type\n"));
3136 spin_unlock_irqrestore(&ha->smp_lock, flags);
3140 TRACE(("gdth_interrupt() index %d stat %d info %d\n",
3141 IStatus,ha->status,ha->info));
3143 if (gdth_from_wait) {
3144 *pIndex = (int)IStatus;
3147 if (IStatus == ASYNCINDEX) {
3148 TRACE2(("gdth_interrupt() async. event\n"));
3149 gdth_async_event(ha);
3151 spin_unlock_irqrestore(&ha->smp_lock, flags);
3156 if (IStatus == SPEZINDEX) {
3157 TRACE2(("Service unknown or not initialized !\n"));
3158 ha->dvr.size = sizeof(ha->dvr.eu.driver);
3159 ha->dvr.eu.driver.ionode = ha->hanum;
3160 gdth_store_event(ha, ES_DRIVER, 4, &ha->dvr);
3162 spin_unlock_irqrestore(&ha->smp_lock, flags);
3165 scp = ha->cmd_tab[IStatus-2].cmnd;
3166 Service = ha->cmd_tab[IStatus-2].service;
3167 ha->cmd_tab[IStatus-2].cmnd = UNUSED_CMND;
3168 if (scp == UNUSED_CMND) {
3169 TRACE2(("gdth_interrupt() index to unused command (%d)\n",IStatus));
3170 ha->dvr.size = sizeof(ha->dvr.eu.driver);
3171 ha->dvr.eu.driver.ionode = ha->hanum;
3172 ha->dvr.eu.driver.index = IStatus;
3173 gdth_store_event(ha, ES_DRIVER, 1, &ha->dvr);
3175 spin_unlock_irqrestore(&ha->smp_lock, flags);
3178 if (scp == INTERNAL_CMND) {
3179 TRACE(("gdth_interrupt() answer to internal command\n"));
3181 spin_unlock_irqrestore(&ha->smp_lock, flags);
3185 TRACE(("gdth_interrupt() sync. status\n"));
3186 rval = gdth_sync_event(ha,Service,IStatus,scp);
3188 spin_unlock_irqrestore(&ha->smp_lock, flags);
3190 gdth_putq(ha, scp, gdth_cmnd_priv(scp)->priority);
3191 } else if (rval == 1) {
3192 gdth_scsi_done(scp);
3197 /* go to the next status in the status buffer */
3199 #ifdef GDTH_STATISTICS
3201 if (act_int_coal > max_int_coal) {
3202 max_int_coal = act_int_coal;
3203 printk("GDT: max_int_coal = %d\n",(u16)max_int_coal);
3206 /* see if there is another status */
3207 if (pcs->status == 0)
3208 /* Stop the coalesce loop */
3213 /* coalescing only for new GDT_PCIMPR controllers available */
3214 if (ha->type == GDT_PCIMPR && coalesced) {
3215 writeb(0xff, &dp6m_ptr->i960r.edoor_reg);
3216 writeb(0, &dp6m_ptr->i960r.sema1_reg);
3224 static irqreturn_t gdth_interrupt(int irq, void *dev_id)
3226 gdth_ha_str *ha = dev_id;
3228 return __gdth_interrupt(ha, false, NULL);
3231 static int gdth_sync_event(gdth_ha_str *ha, int service, u8 index,
3237 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
3240 TRACE(("gdth_sync_event() serv %d status %d\n",
3241 service,ha->status));
3243 if (service == SCREENSERVICE) {
3245 TRACE(("len: %d, answer: %d, ext: %d, alen: %d\n",
3246 msg->msg_len,msg->msg_answer,msg->msg_ext,msg->msg_alen));
3247 if (msg->msg_len > MSGLEN+1)
3248 msg->msg_len = MSGLEN+1;
3250 if (!(msg->msg_answer && msg->msg_ext)) {
3251 msg->msg_text[msg->msg_len] = '\0';
3252 printk("%s",msg->msg_text);
3255 if (msg->msg_ext && !msg->msg_answer) {
3256 while (gdth_test_busy(ha))
3258 cmdp->Service = SCREENSERVICE;
3259 cmdp->RequestBuffer = SCREEN_CMND;
3260 gdth_get_cmd_index(ha);
3262 cmdp->OpCode = GDT_READ;
3263 cmdp->BoardNode = LOCALBOARD;
3264 cmdp->u.screen.reserved = 0;
3265 cmdp->u.screen.su.msg.msg_handle= msg->msg_handle;
3266 cmdp->u.screen.su.msg.msg_addr = ha->msg_phys;
3267 ha->cmd_offs_dpmem = 0;
3268 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.screen.su.msg.msg_addr)
3271 gdth_copy_command(ha);
3272 gdth_release_event(ha);
3276 if (msg->msg_answer && msg->msg_alen) {
3277 /* default answers (getchar() not possible) */
3278 if (msg->msg_alen == 1) {
3281 msg->msg_text[0] = 0;
3285 msg->msg_text[0] = 1;
3286 msg->msg_text[1] = 0;
3289 msg->msg_answer = 0;
3290 while (gdth_test_busy(ha))
3292 cmdp->Service = SCREENSERVICE;
3293 cmdp->RequestBuffer = SCREEN_CMND;
3294 gdth_get_cmd_index(ha);
3296 cmdp->OpCode = GDT_WRITE;
3297 cmdp->BoardNode = LOCALBOARD;
3298 cmdp->u.screen.reserved = 0;
3299 cmdp->u.screen.su.msg.msg_handle= msg->msg_handle;
3300 cmdp->u.screen.su.msg.msg_addr = ha->msg_phys;
3301 ha->cmd_offs_dpmem = 0;
3302 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.screen.su.msg.msg_addr)
3305 gdth_copy_command(ha);
3306 gdth_release_event(ha);
3312 b = scp->device->channel;
3313 t = scp->device->id;
3314 if (cmndinfo->OpCode == -1 && b != ha->virt_bus) {
3315 ha->raw[BUS_L2P(ha,b)].io_cnt[t]--;
3317 /* cache or raw service */
3318 if (ha->status == S_BSY) {
3319 TRACE2(("Controller busy -> retry !\n"));
3320 if (cmndinfo->OpCode == GDT_MOUNT)
3321 cmndinfo->OpCode = GDT_CLUST_INFO;
3325 if (scsi_bufflen(scp))
3326 pci_unmap_sg(ha->pdev, scsi_sglist(scp), scsi_sg_count(scp),
3329 if (cmndinfo->sense_paddr)
3330 pci_unmap_page(ha->pdev, cmndinfo->sense_paddr, 16,
3331 PCI_DMA_FROMDEVICE);
3333 if (ha->status == S_OK) {
3334 cmndinfo->status = S_OK;
3335 cmndinfo->info = ha->info;
3336 if (cmndinfo->OpCode != -1) {
3337 TRACE2(("gdth_sync_event(): special cmd 0x%x OK\n",
3339 /* special commands GDT_CLUST_INFO/GDT_MOUNT ? */
3340 if (cmndinfo->OpCode == GDT_CLUST_INFO) {
3341 ha->hdr[t].cluster_type = (u8)ha->info;
3342 if (!(ha->hdr[t].cluster_type &
3344 /* NOT MOUNTED -> MOUNT */
3345 cmndinfo->OpCode = GDT_MOUNT;
3346 if (ha->hdr[t].cluster_type &
3348 /* cluster drive RESERVED (on the other node) */
3349 cmndinfo->phase = -2; /* reservation conflict */
3352 cmndinfo->OpCode = -1;
3355 if (cmndinfo->OpCode == GDT_MOUNT) {
3356 ha->hdr[t].cluster_type |= CLUSTER_MOUNTED;
3357 ha->hdr[t].media_changed = TRUE;
3358 } else if (cmndinfo->OpCode == GDT_UNMOUNT) {
3359 ha->hdr[t].cluster_type &= ~CLUSTER_MOUNTED;
3360 ha->hdr[t].media_changed = TRUE;
3362 cmndinfo->OpCode = -1;
3365 cmndinfo->priority = HIGH_PRI;
3368 /* RESERVE/RELEASE ? */
3369 if (scp->cmnd[0] == RESERVE) {
3370 ha->hdr[t].cluster_type |= CLUSTER_RESERVED;
3371 } else if (scp->cmnd[0] == RELEASE) {
3372 ha->hdr[t].cluster_type &= ~CLUSTER_RESERVED;
3374 scp->result = DID_OK << 16;
3375 scp->sense_buffer[0] = 0;
3378 cmndinfo->status = ha->status;
3379 cmndinfo->info = ha->info;
3381 if (cmndinfo->OpCode != -1) {
3382 TRACE2(("gdth_sync_event(): special cmd 0x%x error 0x%x\n",
3383 cmndinfo->OpCode, ha->status));
3384 if (cmndinfo->OpCode == GDT_SCAN_START ||
3385 cmndinfo->OpCode == GDT_SCAN_END) {
3386 cmndinfo->OpCode = -1;
3388 cmndinfo->priority = HIGH_PRI;
3391 memset((char*)scp->sense_buffer,0,16);
3392 scp->sense_buffer[0] = 0x70;
3393 scp->sense_buffer[2] = NOT_READY;
3394 scp->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
3395 } else if (service == CACHESERVICE) {
3396 if (ha->status == S_CACHE_UNKNOWN &&
3397 (ha->hdr[t].cluster_type &
3398 CLUSTER_RESERVE_STATE) == CLUSTER_RESERVE_STATE) {
3399 /* bus reset -> force GDT_CLUST_INFO */
3400 ha->hdr[t].cluster_type &= ~CLUSTER_RESERVED;
3402 memset((char*)scp->sense_buffer,0,16);
3403 if (ha->status == (u16)S_CACHE_RESERV) {
3404 scp->result = (DID_OK << 16) | (RESERVATION_CONFLICT << 1);
3406 scp->sense_buffer[0] = 0x70;
3407 scp->sense_buffer[2] = NOT_READY;
3408 scp->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
3410 if (!cmndinfo->internal_command) {
3411 ha->dvr.size = sizeof(ha->dvr.eu.sync);
3412 ha->dvr.eu.sync.ionode = ha->hanum;
3413 ha->dvr.eu.sync.service = service;
3414 ha->dvr.eu.sync.status = ha->status;
3415 ha->dvr.eu.sync.info = ha->info;
3416 ha->dvr.eu.sync.hostdrive = t;
3417 if (ha->status >= 0x8000)
3418 gdth_store_event(ha, ES_SYNC, 0, &ha->dvr);
3420 gdth_store_event(ha, ES_SYNC, service, &ha->dvr);
3423 /* sense buffer filled from controller firmware (DMA) */
3424 if (ha->status != S_RAW_SCSI || ha->info >= 0x100) {
3425 scp->result = DID_BAD_TARGET << 16;
3427 scp->result = (DID_OK << 16) | ha->info;
3431 if (!cmndinfo->wait_for_completion)
3432 cmndinfo->wait_for_completion++;
3440 static char *async_cache_tab[] = {
3441 /* 0*/ "\011\000\002\002\002\004\002\006\004"
3442 "GDT HA %u, service %u, async. status %u/%lu unknown",
3443 /* 1*/ "\011\000\002\002\002\004\002\006\004"
3444 "GDT HA %u, service %u, async. status %u/%lu unknown",
3445 /* 2*/ "\005\000\002\006\004"
3446 "GDT HA %u, Host Drive %lu not ready",
3447 /* 3*/ "\005\000\002\006\004"
3448 "GDT HA %u, Host Drive %lu: REASSIGN not successful and/or data error on reassigned blocks. Drive may crash in the future and should be replaced",
3449 /* 4*/ "\005\000\002\006\004"
3450 "GDT HA %u, mirror update on Host Drive %lu failed",
3451 /* 5*/ "\005\000\002\006\004"
3452 "GDT HA %u, Mirror Drive %lu failed",
3453 /* 6*/ "\005\000\002\006\004"
3454 "GDT HA %u, Mirror Drive %lu: REASSIGN not successful and/or data error on reassigned blocks. Drive may crash in the future and should be replaced",
3455 /* 7*/ "\005\000\002\006\004"
3456 "GDT HA %u, Host Drive %lu write protected",
3457 /* 8*/ "\005\000\002\006\004"
3458 "GDT HA %u, media changed in Host Drive %lu",
3459 /* 9*/ "\005\000\002\006\004"
3460 "GDT HA %u, Host Drive %lu is offline",
3461 /*10*/ "\005\000\002\006\004"
3462 "GDT HA %u, media change of Mirror Drive %lu",
3463 /*11*/ "\005\000\002\006\004"
3464 "GDT HA %u, Mirror Drive %lu is write protected",
3465 /*12*/ "\005\000\002\006\004"
3466 "GDT HA %u, general error on Host Drive %lu. Please check the devices of this drive!",
3467 /*13*/ "\007\000\002\006\002\010\002"
3468 "GDT HA %u, Array Drive %u: Cache Drive %u failed",
3469 /*14*/ "\005\000\002\006\002"
3470 "GDT HA %u, Array Drive %u: FAIL state entered",
3471 /*15*/ "\005\000\002\006\002"
3472 "GDT HA %u, Array Drive %u: error",
3473 /*16*/ "\007\000\002\006\002\010\002"
3474 "GDT HA %u, Array Drive %u: failed drive replaced by Cache Drive %u",
3475 /*17*/ "\005\000\002\006\002"
3476 "GDT HA %u, Array Drive %u: parity build failed",
3477 /*18*/ "\005\000\002\006\002"
3478 "GDT HA %u, Array Drive %u: drive rebuild failed",
3479 /*19*/ "\005\000\002\010\002"
3480 "GDT HA %u, Test of Hot Fix %u failed",
3481 /*20*/ "\005\000\002\006\002"
3482 "GDT HA %u, Array Drive %u: drive build finished successfully",
3483 /*21*/ "\005\000\002\006\002"
3484 "GDT HA %u, Array Drive %u: drive rebuild finished successfully",
3485 /*22*/ "\007\000\002\006\002\010\002"
3486 "GDT HA %u, Array Drive %u: Hot Fix %u activated",
3487 /*23*/ "\005\000\002\006\002"
3488 "GDT HA %u, Host Drive %u: processing of i/o aborted due to serious drive error",
3489 /*24*/ "\005\000\002\010\002"
3490 "GDT HA %u, mirror update on Cache Drive %u completed",
3491 /*25*/ "\005\000\002\010\002"
3492 "GDT HA %u, mirror update on Cache Drive %lu failed",
3493 /*26*/ "\005\000\002\006\002"
3494 "GDT HA %u, Array Drive %u: drive rebuild started",
3495 /*27*/ "\005\000\002\012\001"
3496 "GDT HA %u, Fault bus %u: SHELF OK detected",
3497 /*28*/ "\005\000\002\012\001"
3498 "GDT HA %u, Fault bus %u: SHELF not OK detected",
3499 /*29*/ "\007\000\002\012\001\013\001"
3500 "GDT HA %u, Fault bus %u, ID %u: Auto Hot Plug started",
3501 /*30*/ "\007\000\002\012\001\013\001"
3502 "GDT HA %u, Fault bus %u, ID %u: new disk detected",
3503 /*31*/ "\007\000\002\012\001\013\001"
3504 "GDT HA %u, Fault bus %u, ID %u: old disk detected",
3505 /*32*/ "\007\000\002\012\001\013\001"
3506 "GDT HA %u, Fault bus %u, ID %u: plugging an active disk is invalid",
3507 /*33*/ "\007\000\002\012\001\013\001"
3508 "GDT HA %u, Fault bus %u, ID %u: invalid device detected",
3509 /*34*/ "\011\000\002\012\001\013\001\006\004"
3510 "GDT HA %u, Fault bus %u, ID %u: insufficient disk capacity (%lu MB required)",
3511 /*35*/ "\007\000\002\012\001\013\001"
3512 "GDT HA %u, Fault bus %u, ID %u: disk write protected",
3513 /*36*/ "\007\000\002\012\001\013\001"
3514 "GDT HA %u, Fault bus %u, ID %u: disk not available",
3515 /*37*/ "\007\000\002\012\001\006\004"
3516 "GDT HA %u, Fault bus %u: swap detected (%lu)",
3517 /*38*/ "\007\000\002\012\001\013\001"
3518 "GDT HA %u, Fault bus %u, ID %u: Auto Hot Plug finished successfully",
3519 /*39*/ "\007\000\002\012\001\013\001"
3520 "GDT HA %u, Fault bus %u, ID %u: Auto Hot Plug aborted due to user Hot Plug",
3521 /*40*/ "\007\000\002\012\001\013\001"
3522 "GDT HA %u, Fault bus %u, ID %u: Auto Hot Plug aborted",
3523 /*41*/ "\007\000\002\012\001\013\001"
3524 "GDT HA %u, Fault bus %u, ID %u: Auto Hot Plug for Hot Fix started",
3525 /*42*/ "\005\000\002\006\002"
3526 "GDT HA %u, Array Drive %u: drive build started",
3527 /*43*/ "\003\000\002"
3528 "GDT HA %u, DRAM parity error detected",
3529 /*44*/ "\005\000\002\006\002"
3530 "GDT HA %u, Mirror Drive %u: update started",
3531 /*45*/ "\007\000\002\006\002\010\002"
3532 "GDT HA %u, Mirror Drive %u: Hot Fix %u activated",
3533 /*46*/ "\005\000\002\006\002"
3534 "GDT HA %u, Array Drive %u: no matching Pool Hot Fix Drive available",
3535 /*47*/ "\005\000\002\006\002"
3536 "GDT HA %u, Array Drive %u: Pool Hot Fix Drive available",
3537 /*48*/ "\005\000\002\006\002"
3538 "GDT HA %u, Mirror Drive %u: no matching Pool Hot Fix Drive available",
3539 /*49*/ "\005\000\002\006\002"
3540 "GDT HA %u, Mirror Drive %u: Pool Hot Fix Drive available",
3541 /*50*/ "\007\000\002\012\001\013\001"
3542 "GDT HA %u, SCSI bus %u, ID %u: IGNORE_WIDE_RESIDUE message received",
3543 /*51*/ "\005\000\002\006\002"
3544 "GDT HA %u, Array Drive %u: expand started",
3545 /*52*/ "\005\000\002\006\002"
3546 "GDT HA %u, Array Drive %u: expand finished successfully",
3547 /*53*/ "\005\000\002\006\002"
3548 "GDT HA %u, Array Drive %u: expand failed",
3549 /*54*/ "\003\000\002"
3550 "GDT HA %u, CPU temperature critical",
3551 /*55*/ "\003\000\002"
3552 "GDT HA %u, CPU temperature OK",
3553 /*56*/ "\005\000\002\006\004"
3554 "GDT HA %u, Host drive %lu created",
3555 /*57*/ "\005\000\002\006\002"
3556 "GDT HA %u, Array Drive %u: expand restarted",
3557 /*58*/ "\005\000\002\006\002"
3558 "GDT HA %u, Array Drive %u: expand stopped",
3559 /*59*/ "\005\000\002\010\002"
3560 "GDT HA %u, Mirror Drive %u: drive build quited",
3561 /*60*/ "\005\000\002\006\002"
3562 "GDT HA %u, Array Drive %u: parity build quited",
3563 /*61*/ "\005\000\002\006\002"
3564 "GDT HA %u, Array Drive %u: drive rebuild quited",
3565 /*62*/ "\005\000\002\006\002"
3566 "GDT HA %u, Array Drive %u: parity verify started",
3567 /*63*/ "\005\000\002\006\002"
3568 "GDT HA %u, Array Drive %u: parity verify done",
3569 /*64*/ "\005\000\002\006\002"
3570 "GDT HA %u, Array Drive %u: parity verify failed",
3571 /*65*/ "\005\000\002\006\002"
3572 "GDT HA %u, Array Drive %u: parity error detected",
3573 /*66*/ "\005\000\002\006\002"
3574 "GDT HA %u, Array Drive %u: parity verify quited",
3575 /*67*/ "\005\000\002\006\002"
3576 "GDT HA %u, Host Drive %u reserved",
3577 /*68*/ "\005\000\002\006\002"
3578 "GDT HA %u, Host Drive %u mounted and released",
3579 /*69*/ "\005\000\002\006\002"
3580 "GDT HA %u, Host Drive %u released",
3581 /*70*/ "\003\000\002"
3582 "GDT HA %u, DRAM error detected and corrected with ECC",
3583 /*71*/ "\003\000\002"
3584 "GDT HA %u, Uncorrectable DRAM error detected with ECC",
3585 /*72*/ "\011\000\002\012\001\013\001\014\001"
3586 "GDT HA %u, SCSI bus %u, ID %u, LUN %u: reassigning block",
3587 /*73*/ "\005\000\002\006\002"
3588 "GDT HA %u, Host drive %u resetted locally",
3589 /*74*/ "\005\000\002\006\002"
3590 "GDT HA %u, Host drive %u resetted remotely",
3591 /*75*/ "\003\000\002"
3592 "GDT HA %u, async. status 75 unknown",
3596 static int gdth_async_event(gdth_ha_str *ha)
3602 TRACE2(("gdth_async_event() ha %d serv %d\n",
3603 ha->hanum, ha->service));
3605 if (ha->service == SCREENSERVICE) {
3606 if (ha->status == MSG_REQUEST) {
3607 while (gdth_test_busy(ha))
3609 cmdp->Service = SCREENSERVICE;
3610 cmdp->RequestBuffer = SCREEN_CMND;
3611 cmd_index = gdth_get_cmd_index(ha);
3613 cmdp->OpCode = GDT_READ;
3614 cmdp->BoardNode = LOCALBOARD;
3615 cmdp->u.screen.reserved = 0;
3616 cmdp->u.screen.su.msg.msg_handle= MSG_INV_HANDLE;
3617 cmdp->u.screen.su.msg.msg_addr = ha->msg_phys;
3618 ha->cmd_offs_dpmem = 0;
3619 ha->cmd_len = GDTOFFSOF(gdth_cmd_str,u.screen.su.msg.msg_addr)
3622 gdth_copy_command(ha);
3623 if (ha->type == GDT_EISA)
3624 printk("[EISA slot %d] ",(u16)ha->brd_phys);
3625 else if (ha->type == GDT_ISA)
3626 printk("[DPMEM 0x%4X] ",(u16)ha->brd_phys);
3628 printk("[PCI %d/%d] ",(u16)(ha->brd_phys>>8),
3629 (u16)((ha->brd_phys>>3)&0x1f));
3630 gdth_release_event(ha);
3634 if (ha->type == GDT_PCIMPR &&
3635 (ha->fw_vers & 0xff) >= 0x1a) {
3637 ha->dvr.eu.async.ionode = ha->hanum;
3638 ha->dvr.eu.async.status = ha->status;
3639 /* severity and event_string already set! */
3641 ha->dvr.size = sizeof(ha->dvr.eu.async);
3642 ha->dvr.eu.async.ionode = ha->hanum;
3643 ha->dvr.eu.async.service = ha->service;
3644 ha->dvr.eu.async.status = ha->status;
3645 ha->dvr.eu.async.info = ha->info;
3646 *(u32 *)ha->dvr.eu.async.scsi_coord = ha->info2;
3648 gdth_store_event( ha, ES_ASYNC, ha->service, &ha->dvr );
3649 gdth_log_event( &ha->dvr, NULL );
3651 /* new host drive from expand? */
3652 if (ha->service == CACHESERVICE && ha->status == 56) {
3653 TRACE2(("gdth_async_event(): new host drive %d created\n",
3655 /* gdth_analyse_hdrive(hanum, (u16)ha->info); */
3661 static void gdth_log_event(gdth_evt_data *dvr, char *buffer)
3663 gdth_stackframe stack;
3667 TRACE2(("gdth_log_event()\n"));
3668 if (dvr->size == 0) {
3669 if (buffer == NULL) {
3670 printk("Adapter %d: %s\n",dvr->eu.async.ionode,dvr->event_string);
3672 sprintf(buffer,"Adapter %d: %s\n",
3673 dvr->eu.async.ionode,dvr->event_string);
3675 } else if (dvr->eu.async.service == CACHESERVICE &&
3676 INDEX_OK(dvr->eu.async.status, async_cache_tab)) {
3677 TRACE2(("GDT: Async. event cache service, event no.: %d\n",
3678 dvr->eu.async.status));
3680 f = async_cache_tab[dvr->eu.async.status];
3682 /* i: parameter to push, j: stack element to fill */
3683 for (j=0,i=1; i < f[0]; i+=2) {
3686 stack.b[j++] = *(u32*)&dvr->eu.stream[(int)f[i]];
3689 stack.b[j++] = *(u16*)&dvr->eu.stream[(int)f[i]];
3692 stack.b[j++] = *(u8*)&dvr->eu.stream[(int)f[i]];
3699 if (buffer == NULL) {
3700 printk(&f[(int)f[0]],stack);
3703 sprintf(buffer,&f[(int)f[0]],stack);
3707 if (buffer == NULL) {
3708 printk("GDT HA %u, Unknown async. event service %d event no. %d\n",
3709 dvr->eu.async.ionode,dvr->eu.async.service,dvr->eu.async.status);
3711 sprintf(buffer,"GDT HA %u, Unknown async. event service %d event no. %d",
3712 dvr->eu.async.ionode,dvr->eu.async.service,dvr->eu.async.status);
3717 #ifdef GDTH_STATISTICS
3718 static u8 gdth_timer_running;
3720 static void gdth_timeout(unsigned long data)
3725 unsigned long flags;
3727 if(unlikely(list_empty(&gdth_instances))) {
3728 gdth_timer_running = 0;
3732 ha = list_first_entry(&gdth_instances, gdth_ha_str, list);
3733 spin_lock_irqsave(&ha->smp_lock, flags);
3735 for (act_stats=0,i=0; i<GDTH_MAXCMDS; ++i)
3736 if (ha->cmd_tab[i].cmnd != UNUSED_CMND)
3739 for (act_rq=0,nscp=ha->req_first; nscp; nscp=(Scsi_Cmnd*)nscp->SCp.ptr)
3742 TRACE2(("gdth_to(): ints %d, ios %d, act_stats %d, act_rq %d\n",
3743 act_ints, act_ios, act_stats, act_rq));
3744 act_ints = act_ios = 0;
3746 gdth_timer.expires = jiffies + 30 * HZ;
3747 add_timer(&gdth_timer);
3748 spin_unlock_irqrestore(&ha->smp_lock, flags);
3751 static void gdth_timer_init(void)
3753 if (gdth_timer_running)
3755 gdth_timer_running = 1;
3756 TRACE2(("gdth_detect(): Initializing timer !\n"));
3757 gdth_timer.expires = jiffies + HZ;
3758 gdth_timer.data = 0L;
3759 gdth_timer.function = gdth_timeout;
3760 add_timer(&gdth_timer);
3763 static inline void gdth_timer_init(void)
3768 static void __init internal_setup(char *str,int *ints)
3771 char *cur_str, *argv;
3773 TRACE2(("internal_setup() str %s ints[0] %d\n",
3774 str ? str:"NULL", ints ? ints[0]:0));
3776 /* read irq[] from ints[] */
3782 for (i = 0; i < argc; ++i)
3787 /* analyse string */
3789 while (argv && (cur_str = strchr(argv, ':'))) {
3790 int val = 0, c = *++cur_str;
3792 if (c == 'n' || c == 'N')
3794 else if (c == 'y' || c == 'Y')
3797 val = (int)simple_strtoul(cur_str, NULL, 0);
3799 if (!strncmp(argv, "disable:", 8))
3801 else if (!strncmp(argv, "reserve_mode:", 13))
3803 else if (!strncmp(argv, "reverse_scan:", 13))
3805 else if (!strncmp(argv, "hdr_channel:", 12))
3807 else if (!strncmp(argv, "max_ids:", 8))
3809 else if (!strncmp(argv, "rescan:", 7))
3811 else if (!strncmp(argv, "shared_access:", 14))
3812 shared_access = val;
3813 else if (!strncmp(argv, "probe_eisa_isa:", 15))
3814 probe_eisa_isa = val;
3815 else if (!strncmp(argv, "reserve_list:", 13)) {
3816 reserve_list[0] = val;
3817 for (i = 1; i < MAX_RES_ARGS; i++) {
3818 cur_str = strchr(cur_str, ',');
3821 if (!isdigit((int)*++cur_str)) {
3826 (int)simple_strtoul(cur_str, NULL, 0);
3834 if ((argv = strchr(argv, ',')))
3839 int __init option_setup(char *str)
3845 TRACE2(("option_setup() str %s\n", str ? str:"NULL"));
3847 while (cur && isdigit(*cur) && i < MAXHA) {
3848 ints[i++] = simple_strtoul(cur, NULL, 0);
3849 if ((cur = strchr(cur, ',')) != NULL) cur++;
3853 internal_setup(cur, ints);
3857 static const char *gdth_ctr_name(gdth_ha_str *ha)
3859 TRACE2(("gdth_ctr_name()\n"));
3861 if (ha->type == GDT_EISA) {
3862 switch (ha->stype) {
3864 return("GDT3000/3020");
3866 return("GDT3000A/3020A/3050A");
3868 return("GDT3000B/3010A");
3870 } else if (ha->type == GDT_ISA) {
3871 return("GDT2000/2020");
3872 } else if (ha->type == GDT_PCI) {
3873 switch (ha->pdev->device) {
3874 case PCI_DEVICE_ID_VORTEX_GDT60x0:
3875 return("GDT6000/6020/6050");
3876 case PCI_DEVICE_ID_VORTEX_GDT6000B:
3877 return("GDT6000B/6010");
3880 /* new controllers (GDT_PCINEW, GDT_PCIMPR, ..) use board_info IOCTL! */
3885 static const char *gdth_info(struct Scsi_Host *shp)
3887 gdth_ha_str *ha = shost_priv(shp);
3889 TRACE2(("gdth_info()\n"));
3890 return ((const char *)ha->binfo.type_string);
3893 static enum blk_eh_timer_return gdth_timed_out(struct scsi_cmnd *scp)
3895 gdth_ha_str *ha = shost_priv(scp->device->host);
3896 struct gdth_cmndinfo *cmndinfo = gdth_cmnd_priv(scp);
3898 unsigned long flags;
3899 enum blk_eh_timer_return retval = BLK_EH_NOT_HANDLED;
3901 TRACE(("%s() cmd 0x%x\n", scp->cmnd[0], __func__));
3902 b = scp->device->channel;
3903 t = scp->device->id;
3906 * We don't really honor the command timeout, but we try to
3907 * honor 6 times of the actual command timeout! So reset the
3908 * timer if this is less than 6th timeout on this command!
3910 if (++cmndinfo->timeout_count < 6)
3911 retval = BLK_EH_RESET_TIMER;
3913 /* Reset the timeout if it is locked IO */
3914 spin_lock_irqsave(&ha->smp_lock, flags);
3915 if ((b != ha->virt_bus && ha->raw[BUS_L2P(ha, b)].lock) ||
3916 (b == ha->virt_bus && t < MAX_HDRIVES && ha->hdr[t].lock)) {
3917 TRACE2(("%s(): locked IO, reset timeout\n", __func__));
3918 retval = BLK_EH_RESET_TIMER;
3920 spin_unlock_irqrestore(&ha->smp_lock, flags);
3926 static int gdth_eh_bus_reset(Scsi_Cmnd *scp)
3928 gdth_ha_str *ha = shost_priv(scp->device->host);
3930 unsigned long flags;
3934 TRACE2(("gdth_eh_bus_reset()\n"));
3936 b = scp->device->channel;
3938 /* clear command tab */
3939 spin_lock_irqsave(&ha->smp_lock, flags);
3940 for (i = 0; i < GDTH_MAXCMDS; ++i) {
3941 cmnd = ha->cmd_tab[i].cmnd;
3942 if (!SPECIAL_SCP(cmnd) && cmnd->device->channel == b)
3943 ha->cmd_tab[i].cmnd = UNUSED_CMND;
3945 spin_unlock_irqrestore(&ha->smp_lock, flags);
3947 if (b == ha->virt_bus) {
3949 for (i = 0; i < MAX_HDRIVES; ++i) {
3950 if (ha->hdr[i].present) {
3951 spin_lock_irqsave(&ha->smp_lock, flags);
3952 gdth_polling = TRUE;
3953 while (gdth_test_busy(ha))
3955 if (gdth_internal_cmd(ha, CACHESERVICE,
3956 GDT_CLUST_RESET, i, 0, 0))
3957 ha->hdr[i].cluster_type &= ~CLUSTER_RESERVED;
3958 gdth_polling = FALSE;
3959 spin_unlock_irqrestore(&ha->smp_lock, flags);
3964 spin_lock_irqsave(&ha->smp_lock, flags);
3965 for (i = 0; i < MAXID; ++i)
3966 ha->raw[BUS_L2P(ha,b)].io_cnt[i] = 0;
3967 gdth_polling = TRUE;
3968 while (gdth_test_busy(ha))
3970 gdth_internal_cmd(ha, SCSIRAWSERVICE, GDT_RESET_BUS,
3971 BUS_L2P(ha,b), 0, 0);
3972 gdth_polling = FALSE;
3973 spin_unlock_irqrestore(&ha->smp_lock, flags);
3978 static int gdth_bios_param(struct scsi_device *sdev,struct block_device *bdev,sector_t cap,int *ip)
3981 gdth_ha_str *ha = shost_priv(sdev->host);
3982 struct scsi_device *sd;
3989 TRACE2(("gdth_bios_param() ha %d bus %d target %d\n", ha->hanum, b, t));
3991 if (b != ha->virt_bus || ha->hdr[t].heads == 0) {
3992 /* raw device or host drive without mapping information */
3993 TRACE2(("Evaluate mapping\n"));
3994 gdth_eval_mapping(capacity,&ip[2],&ip[0],&ip[1]);
3996 ip[0] = ha->hdr[t].heads;
3997 ip[1] = ha->hdr[t].secs;
3998 ip[2] = capacity / ip[0] / ip[1];
4001 TRACE2(("gdth_bios_param(): %d heads, %d secs, %d cyls\n",
4002 ip[0],ip[1],ip[2]));
4007 static int gdth_queuecommand_lck(struct scsi_cmnd *scp,
4008 void (*done)(struct scsi_cmnd *))
4010 gdth_ha_str *ha = shost_priv(scp->device->host);
4011 struct gdth_cmndinfo *cmndinfo;
4013 TRACE(("gdth_queuecommand() cmd 0x%x\n", scp->cmnd[0]));
4015 cmndinfo = gdth_get_cmndinfo(ha);
4018 scp->scsi_done = done;
4019 cmndinfo->timeout_count = 0;
4020 cmndinfo->priority = DEFAULT_PRI;
4022 return __gdth_queuecommand(ha, scp, cmndinfo);
4025 static DEF_SCSI_QCMD(gdth_queuecommand)
4027 static int __gdth_queuecommand(gdth_ha_str *ha, struct scsi_cmnd *scp,
4028 struct gdth_cmndinfo *cmndinfo)
4030 scp->host_scribble = (unsigned char *)cmndinfo;
4031 cmndinfo->wait_for_completion = 1;
4032 cmndinfo->phase = -1;
4033 cmndinfo->OpCode = -1;
4035 #ifdef GDTH_STATISTICS
4039 gdth_putq(ha, scp, cmndinfo->priority);
4045 static int gdth_open(struct inode *inode, struct file *filep)
4049 mutex_lock(&gdth_mutex);
4050 list_for_each_entry(ha, &gdth_instances, list) {
4052 ha->sdev = scsi_get_host_dev(ha->shost);
4054 mutex_unlock(&gdth_mutex);
4056 TRACE(("gdth_open()\n"));
4060 static int gdth_close(struct inode *inode, struct file *filep)
4062 TRACE(("gdth_close()\n"));
4066 static int ioc_event(void __user *arg)
4068 gdth_ioctl_event evt;
4070 unsigned long flags;
4072 if (copy_from_user(&evt, arg, sizeof(gdth_ioctl_event)))
4074 ha = gdth_find_ha(evt.ionode);
4078 if (evt.erase == 0xff) {
4079 if (evt.event.event_source == ES_TEST)
4080 evt.event.event_data.size=sizeof(evt.event.event_data.eu.test);
4081 else if (evt.event.event_source == ES_DRIVER)
4082 evt.event.event_data.size=sizeof(evt.event.event_data.eu.driver);
4083 else if (evt.event.event_source == ES_SYNC)
4084 evt.event.event_data.size=sizeof(evt.event.event_data.eu.sync);
4086 evt.event.event_data.size=sizeof(evt.event.event_data.eu.async);
4087 spin_lock_irqsave(&ha->smp_lock, flags);
4088 gdth_store_event(ha, evt.event.event_source, evt.event.event_idx,
4089 &evt.event.event_data);
4090 spin_unlock_irqrestore(&ha->smp_lock, flags);
4091 } else if (evt.erase == 0xfe) {
4092 gdth_clear_events();
4093 } else if (evt.erase == 0) {
4094 evt.handle = gdth_read_event(ha, evt.handle, &evt.event);
4096 gdth_readapp_event(ha, evt.erase, &evt.event);
4098 if (copy_to_user(arg, &evt, sizeof(gdth_ioctl_event)))
4103 static int ioc_lockdrv(void __user *arg)
4105 gdth_ioctl_lockdrv ldrv;
4107 unsigned long flags;
4110 if (copy_from_user(&ldrv, arg, sizeof(gdth_ioctl_lockdrv)))
4112 ha = gdth_find_ha(ldrv.ionode);
4116 for (i = 0; i < ldrv.drive_cnt && i < MAX_HDRIVES; ++i) {
4118 if (j >= MAX_HDRIVES || !ha->hdr[j].present)
4121 spin_lock_irqsave(&ha->smp_lock, flags);
4122 ha->hdr[j].lock = 1;
4123 spin_unlock_irqrestore(&ha->smp_lock, flags);
4124 gdth_wait_completion(ha, ha->bus_cnt, j);
4126 spin_lock_irqsave(&ha->smp_lock, flags);
4127 ha->hdr[j].lock = 0;
4128 spin_unlock_irqrestore(&ha->smp_lock, flags);
4135 static int ioc_resetdrv(void __user *arg, char *cmnd)
4137 gdth_ioctl_reset res;
4142 if (copy_from_user(&res, arg, sizeof(gdth_ioctl_reset)) ||
4143 res.number >= MAX_HDRIVES)
4145 ha = gdth_find_ha(res.ionode);
4149 if (!ha->hdr[res.number].present)
4151 memset(&cmd, 0, sizeof(gdth_cmd_str));
4152 cmd.Service = CACHESERVICE;
4153 cmd.OpCode = GDT_CLUST_RESET;
4154 if (ha->cache_feat & GDT_64BIT)
4155 cmd.u.cache64.DeviceNo = res.number;
4157 cmd.u.cache.DeviceNo = res.number;
4159 rval = __gdth_execute(ha->sdev, &cmd, cmnd, 30, NULL);
4164 if (copy_to_user(arg, &res, sizeof(gdth_ioctl_reset)))
4169 static int ioc_general(void __user *arg, char *cmnd)
4171 gdth_ioctl_general gen;
4177 if (copy_from_user(&gen, arg, sizeof(gdth_ioctl_general)))
4179 ha = gdth_find_ha(gen.ionode);
4183 if (gen.data_len > INT_MAX)
4185 if (gen.sense_len > INT_MAX)
4187 if (gen.data_len + gen.sense_len > INT_MAX)
4190 if (gen.data_len + gen.sense_len != 0) {
4191 if (!(buf = gdth_ioctl_alloc(ha, gen.data_len + gen.sense_len,
4194 if (copy_from_user(buf, arg + sizeof(gdth_ioctl_general),
4195 gen.data_len + gen.sense_len)) {
4196 gdth_ioctl_free(ha, gen.data_len+gen.sense_len, buf, paddr);
4200 if (gen.command.OpCode == GDT_IOCTL) {
4201 gen.command.u.ioctl.p_param = paddr;
4202 } else if (gen.command.Service == CACHESERVICE) {
4203 if (ha->cache_feat & GDT_64BIT) {
4204 /* copy elements from 32-bit IOCTL structure */
4205 gen.command.u.cache64.BlockCnt = gen.command.u.cache.BlockCnt;
4206 gen.command.u.cache64.BlockNo = gen.command.u.cache.BlockNo;
4207 gen.command.u.cache64.DeviceNo = gen.command.u.cache.DeviceNo;
4209 if (ha->cache_feat & SCATTER_GATHER) {
4210 gen.command.u.cache64.DestAddr = (u64)-1;
4211 gen.command.u.cache64.sg_canz = 1;
4212 gen.command.u.cache64.sg_lst[0].sg_ptr = paddr;
4213 gen.command.u.cache64.sg_lst[0].sg_len = gen.data_len;
4214 gen.command.u.cache64.sg_lst[1].sg_len = 0;
4216 gen.command.u.cache64.DestAddr = paddr;
4217 gen.command.u.cache64.sg_canz = 0;
4220 if (ha->cache_feat & SCATTER_GATHER) {
4221 gen.command.u.cache.DestAddr = 0xffffffff;
4222 gen.command.u.cache.sg_canz = 1;
4223 gen.command.u.cache.sg_lst[0].sg_ptr = (u32)paddr;
4224 gen.command.u.cache.sg_lst[0].sg_len = gen.data_len;
4225 gen.command.u.cache.sg_lst[1].sg_len = 0;
4227 gen.command.u.cache.DestAddr = paddr;
4228 gen.command.u.cache.sg_canz = 0;
4231 } else if (gen.command.Service == SCSIRAWSERVICE) {
4232 if (ha->raw_feat & GDT_64BIT) {
4233 /* copy elements from 32-bit IOCTL structure */
4235 gen.command.u.raw64.sense_len = gen.command.u.raw.sense_len;
4236 gen.command.u.raw64.bus = gen.command.u.raw.bus;
4237 gen.command.u.raw64.lun = gen.command.u.raw.lun;
4238 gen.command.u.raw64.target = gen.command.u.raw.target;
4239 memcpy(cmd, gen.command.u.raw.cmd, 16);
4240 memcpy(gen.command.u.raw64.cmd, cmd, 16);
4241 gen.command.u.raw64.clen = gen.command.u.raw.clen;
4242 gen.command.u.raw64.sdlen = gen.command.u.raw.sdlen;
4243 gen.command.u.raw64.direction = gen.command.u.raw.direction;
4245 if (ha->raw_feat & SCATTER_GATHER) {
4246 gen.command.u.raw64.sdata = (u64)-1;
4247 gen.command.u.raw64.sg_ranz = 1;
4248 gen.command.u.raw64.sg_lst[0].sg_ptr = paddr;
4249 gen.command.u.raw64.sg_lst[0].sg_len = gen.data_len;
4250 gen.command.u.raw64.sg_lst[1].sg_len = 0;
4252 gen.command.u.raw64.sdata = paddr;
4253 gen.command.u.raw64.sg_ranz = 0;
4255 gen.command.u.raw64.sense_data = paddr + gen.data_len;
4257 if (ha->raw_feat & SCATTER_GATHER) {
4258 gen.command.u.raw.sdata = 0xffffffff;
4259 gen.command.u.raw.sg_ranz = 1;
4260 gen.command.u.raw.sg_lst[0].sg_ptr = (u32)paddr;
4261 gen.command.u.raw.sg_lst[0].sg_len = gen.data_len;
4262 gen.command.u.raw.sg_lst[1].sg_len = 0;
4264 gen.command.u.raw.sdata = paddr;
4265 gen.command.u.raw.sg_ranz = 0;
4267 gen.command.u.raw.sense_data = (u32)paddr + gen.data_len;
4270 gdth_ioctl_free(ha, gen.data_len+gen.sense_len, buf, paddr);
4275 rval = __gdth_execute(ha->sdev, &gen.command, cmnd, gen.timeout, &gen.info);
4280 if (copy_to_user(arg + sizeof(gdth_ioctl_general), buf,
4281 gen.data_len + gen.sense_len)) {
4282 gdth_ioctl_free(ha, gen.data_len+gen.sense_len, buf, paddr);
4285 if (copy_to_user(arg, &gen,
4286 sizeof(gdth_ioctl_general) - sizeof(gdth_cmd_str))) {
4287 gdth_ioctl_free(ha, gen.data_len+gen.sense_len, buf, paddr);
4290 gdth_ioctl_free(ha, gen.data_len+gen.sense_len, buf, paddr);
4294 static int ioc_hdrlist(void __user *arg, char *cmnd)
4296 gdth_ioctl_rescan *rsc;
4301 u32 cluster_type = 0;
4303 rsc = kmalloc(sizeof(*rsc), GFP_KERNEL);
4304 cmd = kmalloc(sizeof(*cmd), GFP_KERNEL);
4308 if (copy_from_user(rsc, arg, sizeof(gdth_ioctl_rescan)) ||
4309 (NULL == (ha = gdth_find_ha(rsc->ionode)))) {
4313 memset(cmd, 0, sizeof(gdth_cmd_str));
4315 for (i = 0; i < MAX_HDRIVES; ++i) {
4316 if (!ha->hdr[i].present) {
4317 rsc->hdr_list[i].bus = 0xff;
4320 rsc->hdr_list[i].bus = ha->virt_bus;
4321 rsc->hdr_list[i].target = i;
4322 rsc->hdr_list[i].lun = 0;
4323 rsc->hdr_list[i].cluster_type = ha->hdr[i].cluster_type;
4324 if (ha->hdr[i].cluster_type & CLUSTER_DRIVE) {
4325 cmd->Service = CACHESERVICE;
4326 cmd->OpCode = GDT_CLUST_INFO;
4327 if (ha->cache_feat & GDT_64BIT)
4328 cmd->u.cache64.DeviceNo = i;
4330 cmd->u.cache.DeviceNo = i;
4331 if (__gdth_execute(ha->sdev, cmd, cmnd, 30, &cluster_type) == S_OK)
4332 rsc->hdr_list[i].cluster_type = cluster_type;
4336 if (copy_to_user(arg, rsc, sizeof(gdth_ioctl_rescan)))
4347 static int ioc_rescan(void __user *arg, char *cmnd)
4349 gdth_ioctl_rescan *rsc;
4351 u16 i, status, hdr_cnt;
4353 int cyls, hds, secs;
4355 unsigned long flags;
4358 rsc = kmalloc(sizeof(*rsc), GFP_KERNEL);
4359 cmd = kmalloc(sizeof(*cmd), GFP_KERNEL);
4363 if (copy_from_user(rsc, arg, sizeof(gdth_ioctl_rescan)) ||
4364 (NULL == (ha = gdth_find_ha(rsc->ionode)))) {
4368 memset(cmd, 0, sizeof(gdth_cmd_str));
4370 if (rsc->flag == 0) {
4371 /* old method: re-init. cache service */
4372 cmd->Service = CACHESERVICE;
4373 if (ha->cache_feat & GDT_64BIT) {
4374 cmd->OpCode = GDT_X_INIT_HOST;
4375 cmd->u.cache64.DeviceNo = LINUX_OS;
4377 cmd->OpCode = GDT_INIT;
4378 cmd->u.cache.DeviceNo = LINUX_OS;
4381 status = __gdth_execute(ha->sdev, cmd, cmnd, 30, &info);
4383 hdr_cnt = (status == S_OK ? (u16)info : 0);
4389 for (; i < hdr_cnt && i < MAX_HDRIVES; ++i) {
4390 cmd->Service = CACHESERVICE;
4391 cmd->OpCode = GDT_INFO;
4392 if (ha->cache_feat & GDT_64BIT)
4393 cmd->u.cache64.DeviceNo = i;
4395 cmd->u.cache.DeviceNo = i;
4397 status = __gdth_execute(ha->sdev, cmd, cmnd, 30, &info);
4399 spin_lock_irqsave(&ha->smp_lock, flags);
4400 rsc->hdr_list[i].bus = ha->virt_bus;
4401 rsc->hdr_list[i].target = i;
4402 rsc->hdr_list[i].lun = 0;
4403 if (status != S_OK) {
4404 ha->hdr[i].present = FALSE;
4406 ha->hdr[i].present = TRUE;
4407 ha->hdr[i].size = info;
4408 /* evaluate mapping */
4409 ha->hdr[i].size &= ~SECS32;
4410 gdth_eval_mapping(ha->hdr[i].size,&cyls,&hds,&secs);
4411 ha->hdr[i].heads = hds;
4412 ha->hdr[i].secs = secs;
4414 ha->hdr[i].size = cyls * hds * secs;
4416 spin_unlock_irqrestore(&ha->smp_lock, flags);
4420 /* extended info, if GDT_64BIT, for drives > 2 TB */
4421 /* but we need ha->info2, not yet stored in scp->SCp */
4423 /* devtype, cluster info, R/W attribs */
4424 cmd->Service = CACHESERVICE;
4425 cmd->OpCode = GDT_DEVTYPE;
4426 if (ha->cache_feat & GDT_64BIT)
4427 cmd->u.cache64.DeviceNo = i;
4429 cmd->u.cache.DeviceNo = i;
4431 status = __gdth_execute(ha->sdev, cmd, cmnd, 30, &info);
4433 spin_lock_irqsave(&ha->smp_lock, flags);
4434 ha->hdr[i].devtype = (status == S_OK ? (u16)info : 0);
4435 spin_unlock_irqrestore(&ha->smp_lock, flags);
4437 cmd->Service = CACHESERVICE;
4438 cmd->OpCode = GDT_CLUST_INFO;
4439 if (ha->cache_feat & GDT_64BIT)
4440 cmd->u.cache64.DeviceNo = i;
4442 cmd->u.cache.DeviceNo = i;
4444 status = __gdth_execute(ha->sdev, cmd, cmnd, 30, &info);
4446 spin_lock_irqsave(&ha->smp_lock, flags);
4447 ha->hdr[i].cluster_type =
4448 ((status == S_OK && !shared_access) ? (u16)info : 0);
4449 spin_unlock_irqrestore(&ha->smp_lock, flags);
4450 rsc->hdr_list[i].cluster_type = ha->hdr[i].cluster_type;
4452 cmd->Service = CACHESERVICE;
4453 cmd->OpCode = GDT_RW_ATTRIBS;
4454 if (ha->cache_feat & GDT_64BIT)
4455 cmd->u.cache64.DeviceNo = i;
4457 cmd->u.cache.DeviceNo = i;
4459 status = __gdth_execute(ha->sdev, cmd, cmnd, 30, &info);
4461 spin_lock_irqsave(&ha->smp_lock, flags);
4462 ha->hdr[i].rw_attribs = (status == S_OK ? (u16)info : 0);
4463 spin_unlock_irqrestore(&ha->smp_lock, flags);
4466 if (copy_to_user(arg, rsc, sizeof(gdth_ioctl_rescan)))
4477 static int gdth_ioctl(struct file *filep, unsigned int cmd, unsigned long arg)
4481 unsigned long flags;
4482 char cmnd[MAX_COMMAND_SIZE];
4483 void __user *argp = (void __user *)arg;
4485 memset(cmnd, 0xff, 12);
4487 TRACE(("gdth_ioctl() cmd 0x%x\n", cmd));
4490 case GDTIOCTL_CTRCNT:
4492 int cnt = gdth_ctr_count;
4493 if (put_user(cnt, (int __user *)argp))
4498 case GDTIOCTL_DRVERS:
4500 int ver = (GDTH_VERSION<<8) | GDTH_SUBVERSION;
4501 if (put_user(ver, (int __user *)argp))
4506 case GDTIOCTL_OSVERS:
4508 gdth_ioctl_osvers osv;
4510 osv.version = (u8)(LINUX_VERSION_CODE >> 16);
4511 osv.subversion = (u8)(LINUX_VERSION_CODE >> 8);
4512 osv.revision = (u16)(LINUX_VERSION_CODE & 0xff);
4513 if (copy_to_user(argp, &osv, sizeof(gdth_ioctl_osvers)))
4518 case GDTIOCTL_CTRTYPE:
4520 gdth_ioctl_ctrtype ctrt;
4522 if (copy_from_user(&ctrt, argp, sizeof(gdth_ioctl_ctrtype)) ||
4523 (NULL == (ha = gdth_find_ha(ctrt.ionode))))
4526 if (ha->type == GDT_ISA || ha->type == GDT_EISA) {
4527 ctrt.type = (u8)((ha->stype>>20) - 0x10);
4529 if (ha->type != GDT_PCIMPR) {
4530 ctrt.type = (u8)((ha->stype<<4) + 6);
4533 (ha->oem_id == OEM_ID_INTEL ? 0xfd : 0xfe);
4534 if (ha->stype >= 0x300)
4535 ctrt.ext_type = 0x6000 | ha->pdev->subsystem_device;
4537 ctrt.ext_type = 0x6000 | ha->stype;
4539 ctrt.device_id = ha->pdev->device;
4540 ctrt.sub_device_id = ha->pdev->subsystem_device;
4542 ctrt.info = ha->brd_phys;
4543 ctrt.oem_id = ha->oem_id;
4544 if (copy_to_user(argp, &ctrt, sizeof(gdth_ioctl_ctrtype)))
4549 case GDTIOCTL_GENERAL:
4550 return ioc_general(argp, cmnd);
4552 case GDTIOCTL_EVENT:
4553 return ioc_event(argp);
4555 case GDTIOCTL_LOCKDRV:
4556 return ioc_lockdrv(argp);
4558 case GDTIOCTL_LOCKCHN:
4560 gdth_ioctl_lockchn lchn;
4563 if (copy_from_user(&lchn, argp, sizeof(gdth_ioctl_lockchn)) ||
4564 (NULL == (ha = gdth_find_ha(lchn.ionode))))
4568 if (i < ha->bus_cnt) {
4570 spin_lock_irqsave(&ha->smp_lock, flags);
4571 ha->raw[i].lock = 1;
4572 spin_unlock_irqrestore(&ha->smp_lock, flags);
4573 for (j = 0; j < ha->tid_cnt; ++j)
4574 gdth_wait_completion(ha, i, j);
4576 spin_lock_irqsave(&ha->smp_lock, flags);
4577 ha->raw[i].lock = 0;
4578 spin_unlock_irqrestore(&ha->smp_lock, flags);
4579 for (j = 0; j < ha->tid_cnt; ++j)
4586 case GDTIOCTL_RESCAN:
4587 return ioc_rescan(argp, cmnd);
4589 case GDTIOCTL_HDRLIST:
4590 return ioc_hdrlist(argp, cmnd);
4592 case GDTIOCTL_RESET_BUS:
4594 gdth_ioctl_reset res;
4597 if (copy_from_user(&res, argp, sizeof(gdth_ioctl_reset)) ||
4598 (NULL == (ha = gdth_find_ha(res.ionode))))
4601 scp = kzalloc(sizeof(*scp), GFP_KERNEL);
4604 scp->device = ha->sdev;
4606 scp->device->channel = res.number;
4607 rval = gdth_eh_bus_reset(scp);
4608 res.status = (rval == SUCCESS ? S_OK : S_GENERR);
4611 if (copy_to_user(argp, &res, sizeof(gdth_ioctl_reset)))
4616 case GDTIOCTL_RESET_DRV:
4617 return ioc_resetdrv(argp, cmnd);
4625 static long gdth_unlocked_ioctl(struct file *file, unsigned int cmd,
4630 mutex_lock(&gdth_mutex);
4631 ret = gdth_ioctl(file, cmd, arg);
4632 mutex_unlock(&gdth_mutex);
4638 static void gdth_flush(gdth_ha_str *ha)
4641 gdth_cmd_str gdtcmd;
4642 char cmnd[MAX_COMMAND_SIZE];
4643 memset(cmnd, 0xff, MAX_COMMAND_SIZE);
4645 TRACE2(("gdth_flush() hanum %d\n", ha->hanum));
4647 for (i = 0; i < MAX_HDRIVES; ++i) {
4648 if (ha->hdr[i].present) {
4649 gdtcmd.BoardNode = LOCALBOARD;
4650 gdtcmd.Service = CACHESERVICE;
4651 gdtcmd.OpCode = GDT_FLUSH;
4652 if (ha->cache_feat & GDT_64BIT) {
4653 gdtcmd.u.cache64.DeviceNo = i;
4654 gdtcmd.u.cache64.BlockNo = 1;
4655 gdtcmd.u.cache64.sg_canz = 0;
4657 gdtcmd.u.cache.DeviceNo = i;
4658 gdtcmd.u.cache.BlockNo = 1;
4659 gdtcmd.u.cache.sg_canz = 0;
4661 TRACE2(("gdth_flush(): flush ha %d drive %d\n", ha->hanum, i));
4663 gdth_execute(ha->shost, &gdtcmd, cmnd, 30, NULL);
4669 static int gdth_slave_configure(struct scsi_device *sdev)
4671 scsi_adjust_queue_depth(sdev, 0, sdev->host->cmd_per_lun);
4672 sdev->skip_ms_page_3f = 1;
4673 sdev->skip_ms_page_8 = 1;
4677 static struct scsi_host_template gdth_template = {
4678 .name = "GDT SCSI Disk Array Controller",
4680 .queuecommand = gdth_queuecommand,
4681 .eh_bus_reset_handler = gdth_eh_bus_reset,
4682 .slave_configure = gdth_slave_configure,
4683 .bios_param = gdth_bios_param,
4684 .proc_info = gdth_proc_info,
4685 .eh_timed_out = gdth_timed_out,
4686 .proc_name = "gdth",
4687 .can_queue = GDTH_MAXCMDS,
4689 .sg_tablesize = GDTH_MAXSG,
4690 .cmd_per_lun = GDTH_MAXC_P_L,
4691 .unchecked_isa_dma = 1,
4692 .use_clustering = ENABLE_CLUSTERING,
4696 static int __init gdth_isa_probe_one(u32 isa_bios)
4698 struct Scsi_Host *shp;
4700 dma_addr_t scratch_dma_handle = 0;
4703 if (!gdth_search_isa(isa_bios))
4706 shp = scsi_host_alloc(&gdth_template, sizeof(gdth_ha_str));
4709 ha = shost_priv(shp);
4712 if (!gdth_init_isa(isa_bios,ha))
4715 /* controller found and initialized */
4716 printk("Configuring GDT-ISA HA at BIOS 0x%05X IRQ %u DRQ %u\n",
4717 isa_bios, ha->irq, ha->drq);
4719 error = request_irq(ha->irq, gdth_interrupt, IRQF_DISABLED, "gdth", ha);
4721 printk("GDT-ISA: Unable to allocate IRQ\n");
4725 error = request_dma(ha->drq, "gdth");
4727 printk("GDT-ISA: Unable to allocate DMA channel\n");
4731 set_dma_mode(ha->drq,DMA_MODE_CASCADE);
4732 enable_dma(ha->drq);
4733 shp->unchecked_isa_dma = 1;
4735 shp->dma_channel = ha->drq;
4737 ha->hanum = gdth_ctr_count++;
4740 ha->pccb = &ha->cmdext;
4746 ha->pscratch = pci_alloc_consistent(ha->pdev, GDTH_SCRATCH,
4747 &scratch_dma_handle);
4749 goto out_dec_counters;
4750 ha->scratch_phys = scratch_dma_handle;
4752 ha->pmsg = pci_alloc_consistent(ha->pdev, sizeof(gdth_msg_str),
4753 &scratch_dma_handle);
4755 goto out_free_pscratch;
4756 ha->msg_phys = scratch_dma_handle;
4759 ha->coal_stat = pci_alloc_consistent(ha->pdev,
4760 sizeof(gdth_coal_status) * MAXOFFSETS,
4761 &scratch_dma_handle);
4764 ha->coal_stat_phys = scratch_dma_handle;
4767 ha->scratch_busy = FALSE;
4768 ha->req_first = NULL;
4769 ha->tid_cnt = MAX_HDRIVES;
4770 if (max_ids > 0 && max_ids < ha->tid_cnt)
4771 ha->tid_cnt = max_ids;
4772 for (i = 0; i < GDTH_MAXCMDS; ++i)
4773 ha->cmd_tab[i].cmnd = UNUSED_CMND;
4774 ha->scan_mode = rescan ? 0x10 : 0;
4777 if (!gdth_search_drives(ha)) {
4778 printk("GDT-ISA: Error during device scan\n");
4779 goto out_free_coal_stat;
4782 if (hdr_channel < 0 || hdr_channel > ha->bus_cnt)
4783 hdr_channel = ha->bus_cnt;
4784 ha->virt_bus = hdr_channel;
4786 if (ha->cache_feat & ha->raw_feat & ha->screen_feat & GDT_64BIT)
4787 shp->max_cmd_len = 16;
4789 shp->max_id = ha->tid_cnt;
4790 shp->max_lun = MAXLUN;
4791 shp->max_channel = ha->bus_cnt;
4793 spin_lock_init(&ha->smp_lock);
4794 gdth_enable_int(ha);
4796 error = scsi_add_host(shp, NULL);
4798 goto out_free_coal_stat;
4799 list_add_tail(&ha->list, &gdth_instances);
4802 scsi_scan_host(shp);
4808 pci_free_consistent(ha->pdev, sizeof(gdth_coal_status) * MAXOFFSETS,
4809 ha->coal_stat, ha->coal_stat_phys);
4812 pci_free_consistent(ha->pdev, sizeof(gdth_msg_str),
4813 ha->pmsg, ha->msg_phys);
4815 pci_free_consistent(ha->pdev, GDTH_SCRATCH,
4816 ha->pscratch, ha->scratch_phys);
4820 free_irq(ha->irq, ha);
4825 #endif /* CONFIG_ISA */
4828 static int __init gdth_eisa_probe_one(u16 eisa_slot)
4830 struct Scsi_Host *shp;
4832 dma_addr_t scratch_dma_handle = 0;
4835 if (!gdth_search_eisa(eisa_slot))
4838 shp = scsi_host_alloc(&gdth_template, sizeof(gdth_ha_str));
4841 ha = shost_priv(shp);
4844 if (!gdth_init_eisa(eisa_slot,ha))
4847 /* controller found and initialized */
4848 printk("Configuring GDT-EISA HA at Slot %d IRQ %u\n",
4849 eisa_slot >> 12, ha->irq);
4851 error = request_irq(ha->irq, gdth_interrupt, IRQF_DISABLED, "gdth", ha);
4853 printk("GDT-EISA: Unable to allocate IRQ\n");
4857 shp->unchecked_isa_dma = 0;
4859 shp->dma_channel = 0xff;
4861 ha->hanum = gdth_ctr_count++;
4864 TRACE2(("EISA detect Bus 0: hanum %d\n", ha->hanum));
4866 ha->pccb = &ha->cmdext;
4872 ha->pscratch = pci_alloc_consistent(ha->pdev, GDTH_SCRATCH,
4873 &scratch_dma_handle);
4876 ha->scratch_phys = scratch_dma_handle;
4878 ha->pmsg = pci_alloc_consistent(ha->pdev, sizeof(gdth_msg_str),
4879 &scratch_dma_handle);
4881 goto out_free_pscratch;
4882 ha->msg_phys = scratch_dma_handle;
4885 ha->coal_stat = pci_alloc_consistent(ha->pdev,
4886 sizeof(gdth_coal_status) * MAXOFFSETS,
4887 &scratch_dma_handle);
4890 ha->coal_stat_phys = scratch_dma_handle;
4893 ha->ccb_phys = pci_map_single(ha->pdev,ha->pccb,
4894 sizeof(gdth_cmd_str), PCI_DMA_BIDIRECTIONAL);
4896 goto out_free_coal_stat;
4898 ha->scratch_busy = FALSE;
4899 ha->req_first = NULL;
4900 ha->tid_cnt = MAX_HDRIVES;
4901 if (max_ids > 0 && max_ids < ha->tid_cnt)
4902 ha->tid_cnt = max_ids;
4903 for (i = 0; i < GDTH_MAXCMDS; ++i)
4904 ha->cmd_tab[i].cmnd = UNUSED_CMND;
4905 ha->scan_mode = rescan ? 0x10 : 0;
4907 if (!gdth_search_drives(ha)) {
4908 printk("GDT-EISA: Error during device scan\n");
4910 goto out_free_ccb_phys;
4913 if (hdr_channel < 0 || hdr_channel > ha->bus_cnt)
4914 hdr_channel = ha->bus_cnt;
4915 ha->virt_bus = hdr_channel;
4917 if (ha->cache_feat & ha->raw_feat & ha->screen_feat & GDT_64BIT)
4918 shp->max_cmd_len = 16;
4920 shp->max_id = ha->tid_cnt;
4921 shp->max_lun = MAXLUN;
4922 shp->max_channel = ha->bus_cnt;
4924 spin_lock_init(&ha->smp_lock);
4925 gdth_enable_int(ha);
4927 error = scsi_add_host(shp, NULL);
4929 goto out_free_ccb_phys;
4930 list_add_tail(&ha->list, &gdth_instances);
4933 scsi_scan_host(shp);
4938 pci_unmap_single(ha->pdev,ha->ccb_phys, sizeof(gdth_cmd_str),
4939 PCI_DMA_BIDIRECTIONAL);
4942 pci_free_consistent(ha->pdev, sizeof(gdth_coal_status) * MAXOFFSETS,
4943 ha->coal_stat, ha->coal_stat_phys);
4946 pci_free_consistent(ha->pdev, sizeof(gdth_msg_str),
4947 ha->pmsg, ha->msg_phys);
4949 pci_free_consistent(ha->pdev, GDTH_SCRATCH,
4950 ha->pscratch, ha->scratch_phys);
4952 free_irq(ha->irq, ha);
4958 #endif /* CONFIG_EISA */
4961 static int __devinit gdth_pci_probe_one(gdth_pci_str *pcistr,
4962 gdth_ha_str **ha_out)
4964 struct Scsi_Host *shp;
4966 dma_addr_t scratch_dma_handle = 0;
4968 struct pci_dev *pdev = pcistr->pdev;
4972 shp = scsi_host_alloc(&gdth_template, sizeof(gdth_ha_str));
4975 ha = shost_priv(shp);
4978 if (!gdth_init_pci(pdev, pcistr, ha))
4981 /* controller found and initialized */
4982 printk("Configuring GDT-PCI HA at %d/%d IRQ %u\n",
4984 PCI_SLOT(pdev->devfn),
4987 error = request_irq(ha->irq, gdth_interrupt,
4988 IRQF_DISABLED|IRQF_SHARED, "gdth", ha);
4990 printk("GDT-PCI: Unable to allocate IRQ\n");
4994 shp->unchecked_isa_dma = 0;
4996 shp->dma_channel = 0xff;
4998 ha->hanum = gdth_ctr_count++;
5001 ha->pccb = &ha->cmdext;
5006 ha->pscratch = pci_alloc_consistent(ha->pdev, GDTH_SCRATCH,
5007 &scratch_dma_handle);
5010 ha->scratch_phys = scratch_dma_handle;
5012 ha->pmsg = pci_alloc_consistent(ha->pdev, sizeof(gdth_msg_str),
5013 &scratch_dma_handle);
5015 goto out_free_pscratch;
5016 ha->msg_phys = scratch_dma_handle;
5019 ha->coal_stat = pci_alloc_consistent(ha->pdev,
5020 sizeof(gdth_coal_status) * MAXOFFSETS,
5021 &scratch_dma_handle);
5024 ha->coal_stat_phys = scratch_dma_handle;
5027 ha->scratch_busy = FALSE;
5028 ha->req_first = NULL;
5029 ha->tid_cnt = pdev->device >= 0x200 ? MAXID : MAX_HDRIVES;
5030 if (max_ids > 0 && max_ids < ha->tid_cnt)
5031 ha->tid_cnt = max_ids;
5032 for (i = 0; i < GDTH_MAXCMDS; ++i)
5033 ha->cmd_tab[i].cmnd = UNUSED_CMND;
5034 ha->scan_mode = rescan ? 0x10 : 0;
5037 if (!gdth_search_drives(ha)) {
5038 printk("GDT-PCI %d: Error during device scan\n", ha->hanum);
5039 goto out_free_coal_stat;
5042 if (hdr_channel < 0 || hdr_channel > ha->bus_cnt)
5043 hdr_channel = ha->bus_cnt;
5044 ha->virt_bus = hdr_channel;
5046 /* 64-bit DMA only supported from FW >= x.43 */
5047 if (!(ha->cache_feat & ha->raw_feat & ha->screen_feat & GDT_64BIT) ||
5048 !ha->dma64_support) {
5049 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
5050 printk(KERN_WARNING "GDT-PCI %d: "
5051 "Unable to set 32-bit DMA\n", ha->hanum);
5052 goto out_free_coal_stat;
5055 shp->max_cmd_len = 16;
5056 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
5057 printk("GDT-PCI %d: 64-bit DMA enabled\n", ha->hanum);
5058 } else if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
5059 printk(KERN_WARNING "GDT-PCI %d: "
5060 "Unable to set 64/32-bit DMA\n", ha->hanum);
5061 goto out_free_coal_stat;
5065 shp->max_id = ha->tid_cnt;
5066 shp->max_lun = MAXLUN;
5067 shp->max_channel = ha->bus_cnt;
5069 spin_lock_init(&ha->smp_lock);
5070 gdth_enable_int(ha);
5072 error = scsi_add_host(shp, &pdev->dev);
5074 goto out_free_coal_stat;
5075 list_add_tail(&ha->list, &gdth_instances);
5077 pci_set_drvdata(ha->pdev, ha);
5080 scsi_scan_host(shp);
5088 pci_free_consistent(ha->pdev, sizeof(gdth_coal_status) * MAXOFFSETS,
5089 ha->coal_stat, ha->coal_stat_phys);
5092 pci_free_consistent(ha->pdev, sizeof(gdth_msg_str),
5093 ha->pmsg, ha->msg_phys);
5095 pci_free_consistent(ha->pdev, GDTH_SCRATCH,
5096 ha->pscratch, ha->scratch_phys);
5098 free_irq(ha->irq, ha);
5104 #endif /* CONFIG_PCI */
5106 static void gdth_remove_one(gdth_ha_str *ha)
5108 struct Scsi_Host *shp = ha->shost;
5110 TRACE2(("gdth_remove_one()\n"));
5112 scsi_remove_host(shp);
5117 scsi_free_host_dev(ha->sdev);
5122 free_irq(shp->irq,ha);
5125 if (shp->dma_channel != 0xff)
5126 free_dma(shp->dma_channel);
5130 pci_free_consistent(ha->pdev, sizeof(gdth_coal_status) *
5131 MAXOFFSETS, ha->coal_stat, ha->coal_stat_phys);
5134 pci_free_consistent(ha->pdev, GDTH_SCRATCH,
5135 ha->pscratch, ha->scratch_phys);
5137 pci_free_consistent(ha->pdev, sizeof(gdth_msg_str),
5138 ha->pmsg, ha->msg_phys);
5140 pci_unmap_single(ha->pdev,ha->ccb_phys,
5141 sizeof(gdth_cmd_str),PCI_DMA_BIDIRECTIONAL);
5146 static int gdth_halt(struct notifier_block *nb, unsigned long event, void *buf)
5150 TRACE2(("gdth_halt() event %d\n", (int)event));
5151 if (event != SYS_RESTART && event != SYS_HALT && event != SYS_POWER_OFF)
5154 list_for_each_entry(ha, &gdth_instances, list)
5160 static struct notifier_block gdth_notifier = {
5164 static int __init gdth_init(void)
5167 printk("GDT-HA: Controller driver disabled from"
5168 " command line !\n");
5172 printk("GDT-HA: Storage RAID Controller Driver. Version: %s\n",
5175 /* initializations */
5176 gdth_polling = TRUE;
5177 gdth_clear_events();
5178 init_timer(&gdth_timer);
5180 /* As default we do not probe for EISA or ISA controllers */
5181 if (probe_eisa_isa) {
5182 /* scanning for controllers, at first: ISA controller */
5185 for (isa_bios = 0xc8000UL; isa_bios <= 0xd8000UL;
5186 isa_bios += 0x8000UL)
5187 gdth_isa_probe_one(isa_bios);
5192 for (eisa_slot = 0x1000; eisa_slot <= 0x8000;
5193 eisa_slot += 0x1000)
5194 gdth_eisa_probe_one(eisa_slot);
5200 /* scanning for PCI controllers */
5201 if (pci_register_driver(&gdth_pci_driver)) {
5204 list_for_each_entry(ha, &gdth_instances, list)
5205 gdth_remove_one(ha);
5208 #endif /* CONFIG_PCI */
5210 TRACE2(("gdth_detect() %d controller detected\n", gdth_ctr_count));
5212 major = register_chrdev(0,"gdth", &gdth_fops);
5213 register_reboot_notifier(&gdth_notifier);
5214 gdth_polling = FALSE;
5218 static void __exit gdth_exit(void)
5222 unregister_chrdev(major, "gdth");
5223 unregister_reboot_notifier(&gdth_notifier);
5225 #ifdef GDTH_STATISTICS
5226 del_timer_sync(&gdth_timer);
5230 pci_unregister_driver(&gdth_pci_driver);
5233 list_for_each_entry(ha, &gdth_instances, list)
5234 gdth_remove_one(ha);
5237 module_init(gdth_init);
5238 module_exit(gdth_exit);
5241 __setup("gdth=", option_setup);