2 * Copyright (c) 2015 MediaTek Inc.
3 * Author: Leilk Liu <leilk.liu@mediatek.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
15 #include <linux/clk.h>
16 #include <linux/device.h>
17 #include <linux/err.h>
18 #include <linux/interrupt.h>
20 #include <linux/ioport.h>
21 #include <linux/module.h>
23 #include <linux/platform_device.h>
24 #include <linux/platform_data/spi-mt65xx.h>
25 #include <linux/pm_runtime.h>
26 #include <linux/spi/spi.h>
28 #define SPI_CFG0_REG 0x0000
29 #define SPI_CFG1_REG 0x0004
30 #define SPI_TX_SRC_REG 0x0008
31 #define SPI_RX_DST_REG 0x000c
32 #define SPI_TX_DATA_REG 0x0010
33 #define SPI_RX_DATA_REG 0x0014
34 #define SPI_CMD_REG 0x0018
35 #define SPI_STATUS0_REG 0x001c
36 #define SPI_PAD_SEL_REG 0x0024
38 #define SPI_CFG0_SCK_HIGH_OFFSET 0
39 #define SPI_CFG0_SCK_LOW_OFFSET 8
40 #define SPI_CFG0_CS_HOLD_OFFSET 16
41 #define SPI_CFG0_CS_SETUP_OFFSET 24
43 #define SPI_CFG1_CS_IDLE_OFFSET 0
44 #define SPI_CFG1_PACKET_LOOP_OFFSET 8
45 #define SPI_CFG1_PACKET_LENGTH_OFFSET 16
46 #define SPI_CFG1_GET_TICK_DLY_OFFSET 30
48 #define SPI_CFG1_CS_IDLE_MASK 0xff
49 #define SPI_CFG1_PACKET_LOOP_MASK 0xff00
50 #define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
52 #define SPI_CMD_ACT BIT(0)
53 #define SPI_CMD_RESUME BIT(1)
54 #define SPI_CMD_RST BIT(2)
55 #define SPI_CMD_PAUSE_EN BIT(4)
56 #define SPI_CMD_DEASSERT BIT(5)
57 #define SPI_CMD_CPHA BIT(8)
58 #define SPI_CMD_CPOL BIT(9)
59 #define SPI_CMD_RX_DMA BIT(10)
60 #define SPI_CMD_TX_DMA BIT(11)
61 #define SPI_CMD_TXMSBF BIT(12)
62 #define SPI_CMD_RXMSBF BIT(13)
63 #define SPI_CMD_RX_ENDIAN BIT(14)
64 #define SPI_CMD_TX_ENDIAN BIT(15)
65 #define SPI_CMD_FINISH_IE BIT(16)
66 #define SPI_CMD_PAUSE_IE BIT(17)
68 #define MT8173_SPI_MAX_PAD_SEL 3
70 #define MTK_SPI_PAUSE_INT_STATUS 0x2
72 #define MTK_SPI_IDLE 0
73 #define MTK_SPI_PAUSED 1
75 #define MTK_SPI_MAX_FIFO_SIZE 32
76 #define MTK_SPI_PACKET_SIZE 1024
78 struct mtk_spi_compatible {
80 /* Must explicitly send dummy Tx bytes to do Rx only transfer */
88 struct clk *parent_clk, *sel_clk, *spi_clk;
89 struct spi_transfer *cur_transfer;
91 struct scatterlist *tx_sgl, *rx_sgl;
92 u32 tx_sgl_len, rx_sgl_len;
93 const struct mtk_spi_compatible *dev_comp;
96 static const struct mtk_spi_compatible mt6589_compat;
97 static const struct mtk_spi_compatible mt8135_compat;
98 static const struct mtk_spi_compatible mt8173_compat = {
104 * A piece of default chip info unless the platform
107 static const struct mtk_chip_config mtk_default_chip_info = {
112 static const struct of_device_id mtk_spi_of_match[] = {
113 { .compatible = "mediatek,mt6589-spi", .data = (void *)&mt6589_compat },
114 { .compatible = "mediatek,mt8135-spi", .data = (void *)&mt8135_compat },
115 { .compatible = "mediatek,mt8173-spi", .data = (void *)&mt8173_compat },
118 MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
120 static void mtk_spi_reset(struct mtk_spi *mdata)
124 /* set the software reset bit in SPI_CMD_REG. */
125 reg_val = readl(mdata->base + SPI_CMD_REG);
126 reg_val |= SPI_CMD_RST;
127 writel(reg_val, mdata->base + SPI_CMD_REG);
129 reg_val = readl(mdata->base + SPI_CMD_REG);
130 reg_val &= ~SPI_CMD_RST;
131 writel(reg_val, mdata->base + SPI_CMD_REG);
134 static void mtk_spi_config(struct mtk_spi *mdata,
135 struct mtk_chip_config *chip_config)
139 reg_val = readl(mdata->base + SPI_CMD_REG);
141 /* set the mlsbx and mlsbtx */
142 if (chip_config->tx_mlsb)
143 reg_val |= SPI_CMD_TXMSBF;
145 reg_val &= ~SPI_CMD_TXMSBF;
146 if (chip_config->rx_mlsb)
147 reg_val |= SPI_CMD_RXMSBF;
149 reg_val &= ~SPI_CMD_RXMSBF;
151 /* set the tx/rx endian */
152 #ifdef __LITTLE_ENDIAN
153 reg_val &= ~SPI_CMD_TX_ENDIAN;
154 reg_val &= ~SPI_CMD_RX_ENDIAN;
156 reg_val |= SPI_CMD_TX_ENDIAN;
157 reg_val |= SPI_CMD_RX_ENDIAN;
160 /* set finish and pause interrupt always enable */
161 reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
163 /* disable dma mode */
164 reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
166 /* disable deassert mode */
167 reg_val &= ~SPI_CMD_DEASSERT;
169 writel(reg_val, mdata->base + SPI_CMD_REG);
172 if (mdata->dev_comp->need_pad_sel)
173 writel(mdata->pad_sel, mdata->base + SPI_PAD_SEL_REG);
176 static int mtk_spi_prepare_message(struct spi_master *master,
177 struct spi_message *msg)
181 struct mtk_chip_config *chip_config;
182 struct spi_device *spi = msg->spi;
183 struct mtk_spi *mdata = spi_master_get_devdata(master);
185 cpha = spi->mode & SPI_CPHA ? 1 : 0;
186 cpol = spi->mode & SPI_CPOL ? 1 : 0;
188 reg_val = readl(mdata->base + SPI_CMD_REG);
190 reg_val |= SPI_CMD_CPHA;
192 reg_val &= ~SPI_CMD_CPHA;
194 reg_val |= SPI_CMD_CPOL;
196 reg_val &= ~SPI_CMD_CPOL;
197 writel(reg_val, mdata->base + SPI_CMD_REG);
199 chip_config = spi->controller_data;
201 chip_config = (void *)&mtk_default_chip_info;
202 spi->controller_data = chip_config;
204 mtk_spi_config(mdata, chip_config);
209 static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
212 struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
214 reg_val = readl(mdata->base + SPI_CMD_REG);
216 reg_val |= SPI_CMD_PAUSE_EN;
217 writel(reg_val, mdata->base + SPI_CMD_REG);
219 reg_val &= ~SPI_CMD_PAUSE_EN;
220 writel(reg_val, mdata->base + SPI_CMD_REG);
221 mdata->state = MTK_SPI_IDLE;
222 mtk_spi_reset(mdata);
226 static void mtk_spi_prepare_transfer(struct spi_master *master,
227 struct spi_transfer *xfer)
229 u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
230 struct mtk_spi *mdata = spi_master_get_devdata(master);
232 spi_clk_hz = clk_get_rate(mdata->spi_clk);
233 if (xfer->speed_hz < spi_clk_hz / 2)
234 div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
238 sck_time = (div + 1) / 2;
239 cs_time = sck_time * 2;
241 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_HIGH_OFFSET);
242 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
243 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
244 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
245 writel(reg_val, mdata->base + SPI_CFG0_REG);
247 reg_val = readl(mdata->base + SPI_CFG1_REG);
248 reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
249 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
250 writel(reg_val, mdata->base + SPI_CFG1_REG);
253 static void mtk_spi_setup_packet(struct spi_master *master)
255 u32 packet_size, packet_loop, reg_val;
256 struct mtk_spi *mdata = spi_master_get_devdata(master);
258 packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
259 packet_loop = mdata->xfer_len / packet_size;
261 reg_val = readl(mdata->base + SPI_CFG1_REG);
262 reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
263 reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
264 reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
265 writel(reg_val, mdata->base + SPI_CFG1_REG);
268 static void mtk_spi_enable_transfer(struct spi_master *master)
271 struct mtk_spi *mdata = spi_master_get_devdata(master);
273 cmd = readl(mdata->base + SPI_CMD_REG);
274 if (mdata->state == MTK_SPI_IDLE)
277 cmd |= SPI_CMD_RESUME;
278 writel(cmd, mdata->base + SPI_CMD_REG);
281 static int mtk_spi_get_mult_delta(u32 xfer_len)
285 if (xfer_len > MTK_SPI_PACKET_SIZE)
286 mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
293 static void mtk_spi_update_mdata_len(struct spi_master *master)
296 struct mtk_spi *mdata = spi_master_get_devdata(master);
298 if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
299 if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
300 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
301 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
302 mdata->rx_sgl_len = mult_delta;
303 mdata->tx_sgl_len -= mdata->xfer_len;
305 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
306 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
307 mdata->tx_sgl_len = mult_delta;
308 mdata->rx_sgl_len -= mdata->xfer_len;
310 } else if (mdata->tx_sgl_len) {
311 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
312 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
313 mdata->tx_sgl_len = mult_delta;
314 } else if (mdata->rx_sgl_len) {
315 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
316 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
317 mdata->rx_sgl_len = mult_delta;
321 static void mtk_spi_setup_dma_addr(struct spi_master *master,
322 struct spi_transfer *xfer)
324 struct mtk_spi *mdata = spi_master_get_devdata(master);
327 writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
329 writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
332 static int mtk_spi_fifo_transfer(struct spi_master *master,
333 struct spi_device *spi,
334 struct spi_transfer *xfer)
337 struct mtk_spi *mdata = spi_master_get_devdata(master);
339 mdata->cur_transfer = xfer;
340 mdata->xfer_len = xfer->len;
341 mtk_spi_prepare_transfer(master, xfer);
342 mtk_spi_setup_packet(master);
345 cnt = xfer->len / 4 + 1;
348 iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
350 mtk_spi_enable_transfer(master);
355 static int mtk_spi_dma_transfer(struct spi_master *master,
356 struct spi_device *spi,
357 struct spi_transfer *xfer)
360 struct mtk_spi *mdata = spi_master_get_devdata(master);
362 mdata->tx_sgl = NULL;
363 mdata->rx_sgl = NULL;
364 mdata->tx_sgl_len = 0;
365 mdata->rx_sgl_len = 0;
366 mdata->cur_transfer = xfer;
368 mtk_spi_prepare_transfer(master, xfer);
370 cmd = readl(mdata->base + SPI_CMD_REG);
372 cmd |= SPI_CMD_TX_DMA;
374 cmd |= SPI_CMD_RX_DMA;
375 writel(cmd, mdata->base + SPI_CMD_REG);
378 mdata->tx_sgl = xfer->tx_sg.sgl;
380 mdata->rx_sgl = xfer->rx_sg.sgl;
383 xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
384 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
387 xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
388 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
391 mtk_spi_update_mdata_len(master);
392 mtk_spi_setup_packet(master);
393 mtk_spi_setup_dma_addr(master, xfer);
394 mtk_spi_enable_transfer(master);
399 static int mtk_spi_transfer_one(struct spi_master *master,
400 struct spi_device *spi,
401 struct spi_transfer *xfer)
403 if (master->can_dma(master, spi, xfer))
404 return mtk_spi_dma_transfer(master, spi, xfer);
406 return mtk_spi_fifo_transfer(master, spi, xfer);
409 static bool mtk_spi_can_dma(struct spi_master *master,
410 struct spi_device *spi,
411 struct spi_transfer *xfer)
413 return xfer->len > MTK_SPI_MAX_FIFO_SIZE;
416 static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
418 u32 cmd, reg_val, cnt;
419 struct spi_master *master = dev_id;
420 struct mtk_spi *mdata = spi_master_get_devdata(master);
421 struct spi_transfer *trans = mdata->cur_transfer;
423 reg_val = readl(mdata->base + SPI_STATUS0_REG);
424 if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
425 mdata->state = MTK_SPI_PAUSED;
427 mdata->state = MTK_SPI_IDLE;
429 if (!master->can_dma(master, master->cur_msg->spi, trans)) {
431 if (mdata->xfer_len % 4)
432 cnt = mdata->xfer_len / 4 + 1;
434 cnt = mdata->xfer_len / 4;
435 ioread32_rep(mdata->base + SPI_RX_DATA_REG,
438 spi_finalize_current_transfer(master);
443 trans->tx_dma += mdata->xfer_len;
445 trans->rx_dma += mdata->xfer_len;
447 if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
448 mdata->tx_sgl = sg_next(mdata->tx_sgl);
450 trans->tx_dma = sg_dma_address(mdata->tx_sgl);
451 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
454 if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
455 mdata->rx_sgl = sg_next(mdata->rx_sgl);
457 trans->rx_dma = sg_dma_address(mdata->rx_sgl);
458 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
462 if (!mdata->tx_sgl && !mdata->rx_sgl) {
463 /* spi disable dma */
464 cmd = readl(mdata->base + SPI_CMD_REG);
465 cmd &= ~SPI_CMD_TX_DMA;
466 cmd &= ~SPI_CMD_RX_DMA;
467 writel(cmd, mdata->base + SPI_CMD_REG);
469 spi_finalize_current_transfer(master);
473 mtk_spi_update_mdata_len(master);
474 mtk_spi_setup_packet(master);
475 mtk_spi_setup_dma_addr(master, trans);
476 mtk_spi_enable_transfer(master);
481 static int mtk_spi_probe(struct platform_device *pdev)
483 struct spi_master *master;
484 struct mtk_spi *mdata;
485 const struct of_device_id *of_id;
486 struct resource *res;
489 master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
491 dev_err(&pdev->dev, "failed to alloc spi master\n");
495 master->auto_runtime_pm = true;
496 master->dev.of_node = pdev->dev.of_node;
497 master->mode_bits = SPI_CPOL | SPI_CPHA;
499 master->set_cs = mtk_spi_set_cs;
500 master->prepare_message = mtk_spi_prepare_message;
501 master->transfer_one = mtk_spi_transfer_one;
502 master->can_dma = mtk_spi_can_dma;
504 of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
506 dev_err(&pdev->dev, "failed to probe of_node\n");
511 mdata = spi_master_get_devdata(master);
512 mdata->dev_comp = of_id->data;
513 if (mdata->dev_comp->must_tx)
514 master->flags = SPI_MASTER_MUST_TX;
516 if (mdata->dev_comp->need_pad_sel) {
517 ret = of_property_read_u32(pdev->dev.of_node,
518 "mediatek,pad-select",
521 dev_err(&pdev->dev, "failed to read pad select: %d\n",
526 if (mdata->pad_sel > MT8173_SPI_MAX_PAD_SEL) {
527 dev_err(&pdev->dev, "wrong pad-select: %u\n",
534 platform_set_drvdata(pdev, master);
536 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
539 dev_err(&pdev->dev, "failed to determine base address\n");
543 mdata->base = devm_ioremap_resource(&pdev->dev, res);
544 if (IS_ERR(mdata->base)) {
545 ret = PTR_ERR(mdata->base);
549 irq = platform_get_irq(pdev, 0);
551 dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
556 if (!pdev->dev.dma_mask)
557 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
559 ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
560 IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
562 dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
566 mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
567 if (IS_ERR(mdata->parent_clk)) {
568 ret = PTR_ERR(mdata->parent_clk);
569 dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
573 mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
574 if (IS_ERR(mdata->sel_clk)) {
575 ret = PTR_ERR(mdata->sel_clk);
576 dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
580 mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
581 if (IS_ERR(mdata->spi_clk)) {
582 ret = PTR_ERR(mdata->spi_clk);
583 dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
587 ret = clk_prepare_enable(mdata->spi_clk);
589 dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
593 ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
595 dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
596 goto err_disable_clk;
599 clk_disable_unprepare(mdata->spi_clk);
601 pm_runtime_enable(&pdev->dev);
603 ret = devm_spi_register_master(&pdev->dev, master);
605 dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
612 clk_disable_unprepare(mdata->spi_clk);
614 spi_master_put(master);
619 static int mtk_spi_remove(struct platform_device *pdev)
621 struct spi_master *master = platform_get_drvdata(pdev);
622 struct mtk_spi *mdata = spi_master_get_devdata(master);
624 pm_runtime_disable(&pdev->dev);
626 mtk_spi_reset(mdata);
627 spi_master_put(master);
632 #ifdef CONFIG_PM_SLEEP
633 static int mtk_spi_suspend(struct device *dev)
636 struct spi_master *master = dev_get_drvdata(dev);
637 struct mtk_spi *mdata = spi_master_get_devdata(master);
639 ret = spi_master_suspend(master);
643 if (!pm_runtime_suspended(dev))
644 clk_disable_unprepare(mdata->spi_clk);
649 static int mtk_spi_resume(struct device *dev)
652 struct spi_master *master = dev_get_drvdata(dev);
653 struct mtk_spi *mdata = spi_master_get_devdata(master);
655 if (!pm_runtime_suspended(dev)) {
656 ret = clk_prepare_enable(mdata->spi_clk);
658 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
663 ret = spi_master_resume(master);
665 clk_disable_unprepare(mdata->spi_clk);
669 #endif /* CONFIG_PM_SLEEP */
672 static int mtk_spi_runtime_suspend(struct device *dev)
674 struct spi_master *master = dev_get_drvdata(dev);
675 struct mtk_spi *mdata = spi_master_get_devdata(master);
677 clk_disable_unprepare(mdata->spi_clk);
682 static int mtk_spi_runtime_resume(struct device *dev)
684 struct spi_master *master = dev_get_drvdata(dev);
685 struct mtk_spi *mdata = spi_master_get_devdata(master);
688 ret = clk_prepare_enable(mdata->spi_clk);
690 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
696 #endif /* CONFIG_PM */
698 static const struct dev_pm_ops mtk_spi_pm = {
699 SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
700 SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
701 mtk_spi_runtime_resume, NULL)
704 static struct platform_driver mtk_spi_driver = {
708 .of_match_table = mtk_spi_of_match,
710 .probe = mtk_spi_probe,
711 .remove = mtk_spi_remove,
714 module_platform_driver(mtk_spi_driver);
716 MODULE_DESCRIPTION("MTK SPI Controller driver");
717 MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
718 MODULE_LICENSE("GPL v2");
719 MODULE_ALIAS("platform:mtk-spi");