]> git.karo-electronics.de Git - karo-tx-uboot.git/blob - include/configs/T208xRDB.h
Convert CONFIG_SPL_SERIAL_SUPPORT to Kconfig
[karo-tx-uboot.git] / include / configs / T208xRDB.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #define CONFIG_DISPLAY_BOARDINFO
15 #define CONFIG_T2080RDB
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_MMC
18 #define CONFIG_USB_EHCI
19 #define CONFIG_FSL_SATA_V2
20
21 /* High Level Configuration Options */
22 #define CONFIG_BOOKE
23 #define CONFIG_E500             /* BOOKE e500 family */
24 #define CONFIG_E500MC           /* BOOKE e500mc family */
25 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
26 #define CONFIG_MP               /* support multiple processors */
27 #define CONFIG_ENABLE_36BIT_PHYS
28
29 #ifdef CONFIG_PHYS_64BIT
30 #define CONFIG_ADDR_MAP 1
31 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
32 #endif
33
34 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
35 #define CONFIG_SYS_NUM_CPC      CONFIG_NUM_DDR_CONTROLLERS
36 #define CONFIG_FSL_IFC          /* Enable IFC Support */
37 #define CONFIG_FSL_CAAM         /* Enable SEC/CAAM */
38 #define CONFIG_FSL_LAW          /* Use common FSL init code */
39 #define CONFIG_ENV_OVERWRITE
40
41 #ifdef CONFIG_RAMBOOT_PBL
42 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
43 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_rcw.cfg
44
45 #define CONFIG_SPL_FLUSH_IMAGE
46 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
47 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
48 #define CONFIG_SYS_TEXT_BASE            0x00201000
49 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
50 #define CONFIG_SPL_PAD_TO               0x40000
51 #define CONFIG_SPL_MAX_SIZE             0x28000
52 #define RESET_VECTOR_OFFSET             0x27FFC
53 #define BOOT_PAGE_OFFSET                0x27000
54 #ifdef CONFIG_SPL_BUILD
55 #define CONFIG_SPL_SKIP_RELOCATE
56 #define CONFIG_SPL_COMMON_INIT_DDR
57 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
58 #define CONFIG_SYS_NO_FLASH
59 #endif
60
61 #ifdef CONFIG_NAND
62 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
63 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
64 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
65 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
66 #define CONFIG_SYS_LDSCRIPT  "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
67 #define CONFIG_SPL_NAND_BOOT
68 #endif
69
70 #ifdef CONFIG_SPIFLASH
71 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
72 #define CONFIG_SPL_SPI_SUPPORT
73 #define CONFIG_SPL_SPI_FLASH_SUPPORT
74 #define CONFIG_SPL_SPI_FLASH_MINIMAL
75 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
76 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
79 #define CONFIG_SYS_LDSCRIPT    "arch/powerpc/cpu/mpc85xx/u-boot.lds"
80 #ifndef CONFIG_SPL_BUILD
81 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
82 #endif
83 #define CONFIG_SPL_SPI_BOOT
84 #endif
85
86 #ifdef CONFIG_SDCARD
87 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
88 #define CONFIG_SPL_MMC_MINIMAL
89 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
90 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
91 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
92 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
93 #define CONFIG_SYS_LDSCRIPT    "arch/powerpc/cpu/mpc85xx/u-boot.lds"
94 #ifndef CONFIG_SPL_BUILD
95 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
96 #endif
97 #define CONFIG_SPL_MMC_BOOT
98 #endif
99
100 #endif /* CONFIG_RAMBOOT_PBL */
101
102 #define CONFIG_SRIO_PCIE_BOOT_MASTER
103 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
104 /* Set 1M boot space */
105 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
106 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
107                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
108 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
109 #define CONFIG_SYS_NO_FLASH
110 #endif
111
112 #ifndef CONFIG_SYS_TEXT_BASE
113 #define CONFIG_SYS_TEXT_BASE    0xeff40000
114 #endif
115
116 #ifndef CONFIG_RESET_VECTOR_ADDRESS
117 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
118 #endif
119
120 /*
121  * These can be toggled for performance analysis, otherwise use default.
122  */
123 #define CONFIG_SYS_CACHE_STASHING
124 #define CONFIG_BTB              /* toggle branch predition */
125 #define CONFIG_DDR_ECC
126 #ifdef CONFIG_DDR_ECC
127 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
129 #endif
130
131 #define CONFIG_SYS_MEMTEST_START        0x00200000 /* memtest works on */
132 #define CONFIG_SYS_MEMTEST_END          0x00400000
133 #define CONFIG_SYS_ALT_MEMTEST
134
135 #ifndef CONFIG_SYS_NO_FLASH
136 #define CONFIG_FLASH_CFI_DRIVER
137 #define CONFIG_SYS_FLASH_CFI
138 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
139 #endif
140
141 #if defined(CONFIG_SPIFLASH)
142 #define CONFIG_SYS_EXTRA_ENV_RELOC
143 #define CONFIG_ENV_IS_IN_SPI_FLASH
144 #define CONFIG_ENV_SPI_BUS      0
145 #define CONFIG_ENV_SPI_CS       0
146 #define CONFIG_ENV_SPI_MAX_HZ   10000000
147 #define CONFIG_ENV_SPI_MODE     0
148 #define CONFIG_ENV_SIZE         0x2000     /* 8KB */
149 #define CONFIG_ENV_OFFSET       0x100000   /* 1MB */
150 #define CONFIG_ENV_SECT_SIZE    0x10000
151 #elif defined(CONFIG_SDCARD)
152 #define CONFIG_SYS_EXTRA_ENV_RELOC
153 #define CONFIG_ENV_IS_IN_MMC
154 #define CONFIG_SYS_MMC_ENV_DEV  0
155 #define CONFIG_ENV_SIZE         0x2000
156 #define CONFIG_ENV_OFFSET       (512 * 0x800)
157 #elif defined(CONFIG_NAND)
158 #define CONFIG_SYS_EXTRA_ENV_RELOC
159 #define CONFIG_ENV_IS_IN_NAND
160 #define CONFIG_ENV_SIZE         0x2000
161 #define CONFIG_ENV_OFFSET       (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
162 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
163 #define CONFIG_ENV_IS_IN_REMOTE
164 #define CONFIG_ENV_ADDR         0xffe20000
165 #define CONFIG_ENV_SIZE         0x2000
166 #elif defined(CONFIG_ENV_IS_NOWHERE)
167 #define CONFIG_ENV_SIZE         0x2000
168 #else
169 #define CONFIG_ENV_IS_IN_FLASH
170 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
171 #define CONFIG_ENV_SIZE         0x2000
172 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
173 #endif
174
175 #ifndef __ASSEMBLY__
176 unsigned long get_board_sys_clk(void);
177 unsigned long get_board_ddr_clk(void);
178 #endif
179
180 #define CONFIG_SYS_CLK_FREQ     66660000
181 #define CONFIG_DDR_CLK_FREQ     133330000
182
183 /*
184  * Config the L3 Cache as L3 SRAM
185  */
186 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
187 #define CONFIG_SYS_L3_SIZE              (512 << 10)
188 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
189 #ifdef CONFIG_RAMBOOT_PBL
190 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
191 #endif
192 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
193 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
194 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
195 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
196
197 #define CONFIG_SYS_DCSRBAR      0xf0000000
198 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
199
200 /* EEPROM */
201 #define CONFIG_ID_EEPROM
202 #define CONFIG_SYS_I2C_EEPROM_NXID
203 #define CONFIG_SYS_EEPROM_BUS_NUM       0
204 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50
205 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  2
206
207 /*
208  * DDR Setup
209  */
210 #define CONFIG_VERY_BIG_RAM
211 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
212 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
213 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
214 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
215 #define CONFIG_DDR_SPD
216 #define CONFIG_SYS_FSL_DDR3
217 #undef CONFIG_FSL_DDR_INTERACTIVE
218 #define CONFIG_SYS_SPD_BUS_NUM  0
219 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
220 #define SPD_EEPROM_ADDRESS1     0x51
221 #define SPD_EEPROM_ADDRESS2     0x52
222 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
223 #define CTRL_INTLV_PREFERED     cacheline
224
225 /*
226  * IFC Definitions
227  */
228 #define CONFIG_SYS_FLASH_BASE           0xe8000000
229 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
230 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
231 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
232                                 CSPR_PORT_SIZE_16 | \
233                                 CSPR_MSEL_NOR | \
234                                 CSPR_V)
235 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
236
237 /* NOR Flash Timing Params */
238 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
239
240 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
241                                 FTIM0_NOR_TEADC(0x5) | \
242                                 FTIM0_NOR_TEAHC(0x5))
243 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
244                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
245                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
246 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
247                                 FTIM2_NOR_TCH(0x4) | \
248                                 FTIM2_NOR_TWPH(0x0E) | \
249                                 FTIM2_NOR_TWP(0x1c))
250 #define CONFIG_SYS_NOR_FTIM3    0x0
251
252 #define CONFIG_SYS_FLASH_QUIET_TEST
253 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
254
255 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
256 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
257 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
258 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
259 #define CONFIG_SYS_FLASH_EMPTY_INFO
260 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
261
262 /* CPLD on IFC */
263 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
264 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
265 #define CONFIG_SYS_CSPR2_EXT    (0xf)
266 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
267                                 | CSPR_PORT_SIZE_8 \
268                                 | CSPR_MSEL_GPCM \
269                                 | CSPR_V)
270 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
271 #define CONFIG_SYS_CSOR2        0x0
272
273 /* CPLD Timing parameters for IFC CS2 */
274 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
275                                         FTIM0_GPCM_TEADC(0x0e) | \
276                                         FTIM0_GPCM_TEAHC(0x0e))
277 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
278                                         FTIM1_GPCM_TRAD(0x1f))
279 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
280                                         FTIM2_GPCM_TCH(0x8) | \
281                                         FTIM2_GPCM_TWP(0x1f))
282 #define CONFIG_SYS_CS2_FTIM3            0x0
283
284 /* NAND Flash on IFC */
285 #define CONFIG_NAND_FSL_IFC
286 #define CONFIG_SYS_NAND_BASE            0xff800000
287 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
288
289 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
290 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
291                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
292                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
293                                 | CSPR_V)
294 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
295
296 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
297                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
298                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
299                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
300                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
301                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
302                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
303
304 #define CONFIG_SYS_NAND_ONFI_DETECTION
305
306 /* ONFI NAND Flash mode0 Timing Params */
307 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
308                                         FTIM0_NAND_TWP(0x18)    | \
309                                         FTIM0_NAND_TWCHT(0x07)  | \
310                                         FTIM0_NAND_TWH(0x0a))
311 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
312                                         FTIM1_NAND_TWBE(0x39)   | \
313                                         FTIM1_NAND_TRR(0x0e)    | \
314                                         FTIM1_NAND_TRP(0x18))
315 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
316                                         FTIM2_NAND_TREH(0x0a)   | \
317                                         FTIM2_NAND_TWHRE(0x1e))
318 #define CONFIG_SYS_NAND_FTIM3           0x0
319
320 #define CONFIG_SYS_NAND_DDR_LAW         11
321 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
322 #define CONFIG_SYS_MAX_NAND_DEVICE      1
323 #define CONFIG_CMD_NAND
324 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
325
326 #if defined(CONFIG_NAND)
327 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
328 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
329 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
330 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
331 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
332 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
333 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
334 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
335 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
336 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
337 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
338 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
339 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
340 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
341 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
342 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
343 #else
344 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
345 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
346 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
347 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
348 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
349 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
350 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
351 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
352 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
353 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
354 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
355 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
356 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
357 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
358 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
359 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
360 #endif
361
362 #if defined(CONFIG_RAMBOOT_PBL)
363 #define CONFIG_SYS_RAMBOOT
364 #endif
365
366 #ifdef CONFIG_SPL_BUILD
367 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SPL_TEXT_BASE
368 #else
369 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SYS_TEXT_BASE /* start of monitor */
370 #endif
371
372 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
373 #define CONFIG_MISC_INIT_R
374 #define CONFIG_HWCONFIG
375
376 /* define to use L1 as initial stack */
377 #define CONFIG_L1_INIT_RAM
378 #define CONFIG_SYS_INIT_RAM_LOCK
379 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
380 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
381 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
382 /* The assembler doesn't like typecast */
383 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
384                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
385                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
386 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
387 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
388                                                 GENERATED_GBL_DATA_SIZE)
389 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
390 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
391 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
392
393 /*
394  * Serial Port
395  */
396 #define CONFIG_CONS_INDEX               1
397 #define CONFIG_SYS_NS16550_SERIAL
398 #define CONFIG_SYS_NS16550_REG_SIZE     1
399 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
400 #define CONFIG_SYS_BAUDRATE_TABLE       \
401         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
402 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
403 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
404 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
405 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
406
407 /*
408  * I2C
409  */
410 #define CONFIG_SYS_I2C
411 #define CONFIG_SYS_I2C_FSL
412 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
413 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
414 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
415 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
416 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
417 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
418 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
419 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
420 #define CONFIG_SYS_FSL_I2C_SPEED   100000
421 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
422 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
423 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
424 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
425 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
426 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
427 #define I2C_MUX_CH_DEFAULT      0x8
428
429 #define I2C_MUX_CH_VOL_MONITOR  0xa
430
431 #define CONFIG_VID_FLS_ENV              "t208xrdb_vdd_mv"
432 #ifndef CONFIG_SPL_BUILD
433 #define CONFIG_VID
434 #endif
435 #define CONFIG_VOL_MONITOR_IR36021_SET
436 #define CONFIG_VOL_MONITOR_IR36021_READ
437 /* The lowest and highest voltage allowed for T208xRDB */
438 #define VDD_MV_MIN                      819
439 #define VDD_MV_MAX                      1212
440
441 /*
442  * RapidIO
443  */
444 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
445 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
446 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
447 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
448 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
449 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
450 /*
451  * for slave u-boot IMAGE instored in master memory space,
452  * PHYS must be aligned based on the SIZE
453  */
454 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
455 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
456 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
457 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
458 /*
459  * for slave UCODE and ENV instored in master memory space,
460  * PHYS must be aligned based on the SIZE
461  */
462 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
463 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
464 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
465
466 /* slave core release by master*/
467 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
468 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
469
470 /*
471  * SRIO_PCIE_BOOT - SLAVE
472  */
473 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
474 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
475 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
476                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
477 #endif
478
479 /*
480  * eSPI - Enhanced SPI
481  */
482 #ifdef CONFIG_SPI_FLASH
483 #define CONFIG_SPI_FLASH_BAR
484 #define CONFIG_SF_DEFAULT_SPEED  10000000
485 #define CONFIG_SF_DEFAULT_MODE    0
486 #endif
487
488 /*
489  * General PCI
490  * Memory space is mapped 1-1, but I/O space must start from 0.
491  */
492 #define CONFIG_PCI              /* Enable PCI/PCIE */
493 #define CONFIG_PCIE1            /* PCIE controller 1 */
494 #define CONFIG_PCIE2            /* PCIE controller 2 */
495 #define CONFIG_PCIE3            /* PCIE controller 3 */
496 #define CONFIG_PCIE4            /* PCIE controller 4 */
497 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
498 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
499 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
500 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
501 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
502 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
503 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
504 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
505 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
506 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
507 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
508
509 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
510 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
511 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
512 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
513 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000 /* 256M */
514 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
515 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
516 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
517 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
518
519 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
520 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
521 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
522 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
523 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
524 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
525 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
526 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
527 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
528
529 /* controller 4, Base address 203000 */
530 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
531 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
532 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
533 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
534 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
535 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
536 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
537
538 #ifdef CONFIG_PCI
539 #define CONFIG_PCI_INDIRECT_BRIDGE
540 #define CONFIG_FSL_PCIE_RESET           /* need PCIe reset errata LSZ ADD */
541 #define CONFIG_PCI_PNP          /* do pci plug-and-play */
542 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
543 #define CONFIG_DOS_PARTITION
544 #endif
545
546 /* Qman/Bman */
547 #ifndef CONFIG_NOBQFMAN
548 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
549 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
550 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
551 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
552 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
553 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
554 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
555 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
556 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
557 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
558                                         CONFIG_SYS_BMAN_CENA_SIZE)
559 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
560 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
561 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
562 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
563 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
564 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
565 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
566 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
567 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
568 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
569 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
570                                         CONFIG_SYS_QMAN_CENA_SIZE)
571 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
572 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
573
574 #define CONFIG_SYS_DPAA_FMAN
575 #define CONFIG_SYS_DPAA_PME
576 #define CONFIG_SYS_PMAN
577 #define CONFIG_SYS_DPAA_DCE
578 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
579 #define CONFIG_SYS_INTERLAKEN
580
581 /* Default address of microcode for the Linux Fman driver */
582 #if defined(CONFIG_SPIFLASH)
583 /*
584  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
585  * env, so we got 0x110000.
586  */
587 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
588 #define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
589 #define CONFIG_SYS_FMAN_FW_ADDR         0x110000
590 #define CONFIG_CORTINA_FW_ADDR          0x120000
591
592 #elif defined(CONFIG_SDCARD)
593 /*
594  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
595  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
596  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
597  */
598 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
599 #define CONFIG_SYS_CORTINA_FW_IN_MMC
600 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x820)
601 #define CONFIG_CORTINA_FW_ADDR          (512 * 0x8a0)
602
603 #elif defined(CONFIG_NAND)
604 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
605 #define CONFIG_SYS_CORTINA_FW_IN_NAND
606 #define CONFIG_SYS_FMAN_FW_ADDR         (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
607 #define CONFIG_CORTINA_FW_ADDR          (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
608 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
609 /*
610  * Slave has no ucode locally, it can fetch this from remote. When implementing
611  * in two corenet boards, slave's ucode could be stored in master's memory
612  * space, the address can be mapped from slave TLB->slave LAW->
613  * slave SRIO or PCIE outbound window->master inbound window->
614  * master LAW->the ucode address in master's memory space.
615  */
616 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
617 #define CONFIG_SYS_CORTINA_FW_IN_REMOTE
618 #define CONFIG_SYS_FMAN_FW_ADDR         0xFFE00000
619 #define CONFIG_CORTINA_FW_ADDR          0xFFE10000
620 #else
621 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
622 #define CONFIG_SYS_CORTINA_FW_IN_NOR
623 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
624 #define CONFIG_CORTINA_FW_ADDR          0xEFE00000
625 #endif
626 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
627 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
628 #endif /* CONFIG_NOBQFMAN */
629
630 #ifdef CONFIG_SYS_DPAA_FMAN
631 #define CONFIG_FMAN_ENET
632 #define CONFIG_PHYLIB_10G
633 #define CONFIG_PHY_AQUANTIA
634 #define CONFIG_PHY_CORTINA
635 #define CONFIG_PHY_REALTEK
636 #define CONFIG_CORTINA_FW_LENGTH        0x40000
637 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
638 #define RGMII_PHY2_ADDR         0x02
639 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
640 #define CORTINA_PHY_ADDR2       0x0d
641 #define FM1_10GEC3_PHY_ADDR     0x00  /* Aquantia AQ1202 10G Base-T */
642 #define FM1_10GEC4_PHY_ADDR     0x01
643 #endif
644
645 #ifdef CONFIG_FMAN_ENET
646 #define CONFIG_MII              /* MII PHY management */
647 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
648 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
649 #endif
650
651 /*
652  * SATA
653  */
654 #ifdef CONFIG_FSL_SATA_V2
655 #define CONFIG_LIBATA
656 #define CONFIG_FSL_SATA
657 #define CONFIG_SYS_SATA_MAX_DEVICE      2
658 #define CONFIG_SATA1
659 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
660 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
661 #define CONFIG_SATA2
662 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
663 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
664 #define CONFIG_LBA48
665 #define CONFIG_CMD_SATA
666 #define CONFIG_DOS_PARTITION
667 #endif
668
669 /*
670  * USB
671  */
672 #ifdef CONFIG_USB_EHCI
673 #define CONFIG_USB_EHCI_FSL
674 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
675 #define CONFIG_HAS_FSL_DR_USB
676 #endif
677
678 /*
679  * SDHC
680  */
681 #ifdef CONFIG_MMC
682 #define CONFIG_FSL_ESDHC
683 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
684 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
685 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
686 #define CONFIG_GENERIC_MMC
687 #define CONFIG_DOS_PARTITION
688 #endif
689
690 /*
691  * Dynamic MTD Partition support with mtdparts
692  */
693 #ifndef CONFIG_SYS_NO_FLASH
694 #define CONFIG_MTD_DEVICE
695 #define CONFIG_MTD_PARTITIONS
696 #define CONFIG_CMD_MTDPARTS
697 #define CONFIG_FLASH_CFI_MTD
698 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
699                         "spi0=spife110000.1"
700 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
701                         "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
702                         "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \
703                         "1m(uboot),5m(kernel),128k(dtb),-(user)"
704 #endif
705
706 /*
707  * Environment
708  */
709
710 /*
711  * Command line configuration.
712  */
713 #define CONFIG_CMD_ERRATA
714 #define CONFIG_CMD_REGINFO
715
716 #ifdef CONFIG_PCI
717 #define CONFIG_CMD_PCI
718 #endif
719
720 /* Hash command with SHA acceleration supported in hardware */
721 #ifdef CONFIG_FSL_CAAM
722 #define CONFIG_CMD_HASH
723 #define CONFIG_SHA_HW_ACCEL
724 #endif
725
726 /*
727  * Miscellaneous configurable options
728  */
729 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
730 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
731 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
732 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
733 #ifdef CONFIG_CMD_KGDB
734 #define CONFIG_SYS_CBSIZE       1024      /* Console I/O Buffer Size */
735 #else
736 #define CONFIG_SYS_CBSIZE       256       /* Console I/O Buffer Size */
737 #endif
738 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
739 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
740 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
741
742 /*
743  * For booting Linux, the board info and command line data
744  * have to be in the first 64 MB of memory, since this is
745  * the maximum mapped by the Linux kernel during initialization.
746  */
747 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
748 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
749
750 #ifdef CONFIG_CMD_KGDB
751 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
752 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
753 #endif
754
755 /*
756  * Environment Configuration
757  */
758 #define CONFIG_ROOTPATH  "/opt/nfsroot"
759 #define CONFIG_BOOTFILE  "uImage"
760 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
761
762 /* default location for tftp and bootm */
763 #define CONFIG_LOADADDR         1000000
764 #define CONFIG_BAUDRATE         115200
765 #define __USB_PHY_TYPE          utmi
766
767 #define CONFIG_EXTRA_ENV_SETTINGS                               \
768         "hwconfig=fsl_ddr:"                                     \
769         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
770         "bank_intlv=auto;"                                      \
771         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
772         "netdev=eth0\0"                                         \
773         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
774         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
775         "tftpflash=tftpboot $loadaddr $uboot && "               \
776         "protect off $ubootaddr +$filesize && "                 \
777         "erase $ubootaddr +$filesize && "                       \
778         "cp.b $loadaddr $ubootaddr $filesize && "               \
779         "protect on $ubootaddr +$filesize && "                  \
780         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
781         "consoledev=ttyS0\0"                                    \
782         "ramdiskaddr=2000000\0"                                 \
783         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
784         "fdtaddr=1e00000\0"                                     \
785         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
786         "bdev=sda3\0"
787
788 /*
789  * For emulation this causes u-boot to jump to the start of the
790  * proof point app code automatically
791  */
792 #define CONFIG_PROOF_POINTS                             \
793         "setenv bootargs root=/dev/$bdev rw "           \
794         "console=$consoledev,$baudrate $othbootargs;"   \
795         "cpu 1 release 0x29000000 - - -;"               \
796         "cpu 2 release 0x29000000 - - -;"               \
797         "cpu 3 release 0x29000000 - - -;"               \
798         "cpu 4 release 0x29000000 - - -;"               \
799         "cpu 5 release 0x29000000 - - -;"               \
800         "cpu 6 release 0x29000000 - - -;"               \
801         "cpu 7 release 0x29000000 - - -;"               \
802         "go 0x29000000"
803
804 #define CONFIG_HVBOOT                           \
805         "setenv bootargs config-addr=0x60000000; "      \
806         "bootm 0x01000000 - 0x00f00000"
807
808 #define CONFIG_ALU                              \
809         "setenv bootargs root=/dev/$bdev rw "           \
810         "console=$consoledev,$baudrate $othbootargs;"   \
811         "cpu 1 release 0x01000000 - - -;"               \
812         "cpu 2 release 0x01000000 - - -;"               \
813         "cpu 3 release 0x01000000 - - -;"               \
814         "cpu 4 release 0x01000000 - - -;"               \
815         "cpu 5 release 0x01000000 - - -;"               \
816         "cpu 6 release 0x01000000 - - -;"               \
817         "cpu 7 release 0x01000000 - - -;"               \
818         "go 0x01000000"
819
820 #define CONFIG_LINUX                            \
821         "setenv bootargs root=/dev/ram rw "             \
822         "console=$consoledev,$baudrate $othbootargs;"   \
823         "setenv ramdiskaddr 0x02000000;"                \
824         "setenv fdtaddr 0x00c00000;"                    \
825         "setenv loadaddr 0x1000000;"                    \
826         "bootm $loadaddr $ramdiskaddr $fdtaddr"
827
828 #define CONFIG_HDBOOT                                   \
829         "setenv bootargs root=/dev/$bdev rw "           \
830         "console=$consoledev,$baudrate $othbootargs;"   \
831         "tftp $loadaddr $bootfile;"                     \
832         "tftp $fdtaddr $fdtfile;"                       \
833         "bootm $loadaddr - $fdtaddr"
834
835 #define CONFIG_NFSBOOTCOMMAND                   \
836         "setenv bootargs root=/dev/nfs rw "     \
837         "nfsroot=$serverip:$rootpath "          \
838         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
839         "console=$consoledev,$baudrate $othbootargs;"   \
840         "tftp $loadaddr $bootfile;"             \
841         "tftp $fdtaddr $fdtfile;"               \
842         "bootm $loadaddr - $fdtaddr"
843
844 #define CONFIG_RAMBOOTCOMMAND                           \
845         "setenv bootargs root=/dev/ram rw "             \
846         "console=$consoledev,$baudrate $othbootargs;"   \
847         "tftp $ramdiskaddr $ramdiskfile;"               \
848         "tftp $loadaddr $bootfile;"                     \
849         "tftp $fdtaddr $fdtfile;"                       \
850         "bootm $loadaddr $ramdiskaddr $fdtaddr"
851
852 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
853
854 #include <asm/fsl_secure_boot.h>
855
856 #endif  /* __T2080RDB_H */