2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
11 #define CONFIG_ARMV7_PSCI
13 #define CONFIG_SYS_GENERIC_BOARD
15 #define CONFIG_DISPLAY_CPUINFO
16 #define CONFIG_DISPLAY_BOARDINFO
18 #define CONFIG_SKIP_LOWLEVEL_INIT
19 #define CONFIG_BOARD_EARLY_INIT_F
21 #define CONFIG_DEEP_SLEEP
22 #if defined(CONFIG_DEEP_SLEEP)
23 #define CONFIG_SILENT_CONSOLE
27 * Size of malloc() pool
29 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
31 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
32 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
35 * Generic Timer Definitions
37 #define GENERIC_TIMER_CLK 12500000
40 unsigned long get_board_sys_clk(void);
41 unsigned long get_board_ddr_clk(void);
44 #ifdef CONFIG_QSPI_BOOT
45 #define CONFIG_SYS_CLK_FREQ 100000000
46 #define CONFIG_DDR_CLK_FREQ 100000000
47 #define CONFIG_QIXIS_I2C_ACCESS
49 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
50 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
53 #ifdef CONFIG_RAMBOOT_PBL
54 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
58 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg
59 #define CONFIG_SPL_FRAMEWORK
60 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
61 #define CONFIG_SPL_LIBCOMMON_SUPPORT
62 #define CONFIG_SPL_LIBGENERIC_SUPPORT
63 #define CONFIG_SPL_ENV_SUPPORT
64 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
65 #define CONFIG_SPL_I2C_SUPPORT
66 #define CONFIG_SPL_WATCHDOG_SUPPORT
67 #define CONFIG_SPL_SERIAL_SUPPORT
68 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
69 #define CONFIG_SPL_MMC_SUPPORT
70 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
71 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
73 #define CONFIG_SPL_TEXT_BASE 0x10000000
74 #define CONFIG_SPL_MAX_SIZE 0x1a000
75 #define CONFIG_SPL_STACK 0x1001d000
76 #define CONFIG_SPL_PAD_TO 0x1c000
77 #define CONFIG_SYS_TEXT_BASE 0x82000000
79 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
80 CONFIG_SYS_MONITOR_LEN)
81 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
82 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
83 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
84 #define CONFIG_SYS_MONITOR_LEN 0x80000
87 #ifdef CONFIG_QSPI_BOOT
88 #define CONFIG_SYS_TEXT_BASE 0x40010000
89 #define CONFIG_SYS_NO_FLASH
92 #ifdef CONFIG_NAND_BOOT
93 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
94 #define CONFIG_SPL_FRAMEWORK
95 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
96 #define CONFIG_SPL_LIBCOMMON_SUPPORT
97 #define CONFIG_SPL_LIBGENERIC_SUPPORT
98 #define CONFIG_SPL_ENV_SUPPORT
99 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
100 #define CONFIG_SPL_I2C_SUPPORT
101 #define CONFIG_SPL_WATCHDOG_SUPPORT
102 #define CONFIG_SPL_SERIAL_SUPPORT
103 #define CONFIG_SPL_NAND_SUPPORT
104 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
106 #define CONFIG_SPL_TEXT_BASE 0x10000000
107 #define CONFIG_SPL_MAX_SIZE 0x1a000
108 #define CONFIG_SPL_STACK 0x1001d000
109 #define CONFIG_SPL_PAD_TO 0x1c000
110 #define CONFIG_SYS_TEXT_BASE 0x82000000
112 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
113 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
114 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
115 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
116 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
118 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
119 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
120 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
121 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
122 #define CONFIG_SYS_MONITOR_LEN 0x80000
125 #ifndef CONFIG_SYS_TEXT_BASE
126 #define CONFIG_SYS_TEXT_BASE 0x60100000
129 #define CONFIG_NR_DRAM_BANKS 1
131 #define CONFIG_DDR_SPD
132 #define SPD_EEPROM_ADDRESS 0x51
133 #define CONFIG_SYS_SPD_BUS_NUM 0
135 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
136 #ifndef CONFIG_SYS_FSL_DDR4
137 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
138 #define CONFIG_SYS_DDR_RAW_TIMING
140 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
141 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
143 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
144 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
146 #define CONFIG_DDR_ECC
147 #ifdef CONFIG_DDR_ECC
148 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
149 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
152 #define CONFIG_SYS_HAS_SERDES
154 #define CONFIG_FSL_CAAM /* Enable CAAM */
156 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
157 !defined(CONFIG_QSPI_BOOT)
164 #ifndef CONFIG_QSPI_BOOT
165 #define CONFIG_FSL_IFC
166 #define CONFIG_SYS_FLASH_BASE 0x60000000
167 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
169 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
170 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
171 CSPR_PORT_SIZE_16 | \
174 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
175 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
177 CSPR_PORT_SIZE_16 | \
180 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
182 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
184 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
185 FTIM0_NOR_TEADC(0x5) | \
186 FTIM0_NOR_TEAHC(0x5))
187 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
188 FTIM1_NOR_TRAD_NOR(0x1a) | \
189 FTIM1_NOR_TSEQRAD_NOR(0x13))
190 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
191 FTIM2_NOR_TCH(0x4) | \
192 FTIM2_NOR_TWPH(0xe) | \
194 #define CONFIG_SYS_NOR_FTIM3 0
196 #define CONFIG_FLASH_CFI_DRIVER
197 #define CONFIG_SYS_FLASH_CFI
198 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
199 #define CONFIG_SYS_FLASH_QUIET_TEST
200 #define CONFIG_FLASH_SHOW_PROGRESS 45
201 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
202 #define CONFIG_SYS_WRITE_SWAPPED_DATA
204 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
205 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
206 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
207 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
209 #define CONFIG_SYS_FLASH_EMPTY_INFO
210 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
211 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
214 * NAND Flash Definitions
216 #define CONFIG_NAND_FSL_IFC
218 #define CONFIG_SYS_NAND_BASE 0x7e800000
219 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
221 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
223 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
227 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
228 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
229 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
230 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
231 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
232 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
233 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
234 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
236 #define CONFIG_SYS_NAND_ONFI_DETECTION
238 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
239 FTIM0_NAND_TWP(0x18) | \
240 FTIM0_NAND_TWCHT(0x7) | \
242 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
243 FTIM1_NAND_TWBE(0x39) | \
244 FTIM1_NAND_TRR(0xe) | \
245 FTIM1_NAND_TRP(0x18))
246 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
247 FTIM2_NAND_TREH(0xa) | \
248 FTIM2_NAND_TWHRE(0x1e))
249 #define CONFIG_SYS_NAND_FTIM3 0x0
251 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
252 #define CONFIG_SYS_MAX_NAND_DEVICE 1
253 #define CONFIG_CMD_NAND
255 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
261 #define CONFIG_FSL_QIXIS
263 #ifdef CONFIG_FSL_QIXIS
264 #define QIXIS_BASE 0x7fb00000
265 #define QIXIS_BASE_PHYS QIXIS_BASE
266 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
267 #define QIXIS_LBMAP_SWITCH 6
268 #define QIXIS_LBMAP_MASK 0x0f
269 #define QIXIS_LBMAP_SHIFT 0
270 #define QIXIS_LBMAP_DFLTBANK 0x00
271 #define QIXIS_LBMAP_ALTBANK 0x04
272 #define QIXIS_RST_CTL_RESET 0x44
273 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
274 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
275 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
277 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
278 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
282 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
283 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
284 CSOR_NOR_NOR_MODE_AVD_NOR | \
288 * QIXIS Timing parameters for IFC GPCM
290 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
291 FTIM0_GPCM_TEADC(0xe) | \
292 FTIM0_GPCM_TEAHC(0xe))
293 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
294 FTIM1_GPCM_TRAD(0x1f))
295 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
296 FTIM2_GPCM_TCH(0xe) | \
297 FTIM2_GPCM_TWP(0xf0))
298 #define CONFIG_SYS_FPGA_FTIM3 0x0
301 #if defined(CONFIG_NAND_BOOT)
302 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
303 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
304 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
305 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
306 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
307 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
308 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
309 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
310 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
311 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
312 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
313 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
314 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
315 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
316 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
317 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
318 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
319 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
320 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
321 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
322 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
323 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
324 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
325 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
326 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
327 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
328 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
329 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
330 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
331 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
332 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
333 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
335 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
336 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
337 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
338 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
339 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
340 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
341 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
342 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
343 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
344 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
345 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
346 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
347 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
348 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
349 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
350 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
351 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
352 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
353 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
354 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
355 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
356 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
357 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
358 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
359 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
360 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
361 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
362 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
363 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
364 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
365 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
366 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
373 #define CONFIG_FSL_LPUART
374 #define CONFIG_LPUART_32B_REG
376 #define CONFIG_CONS_INDEX 1
377 #define CONFIG_SYS_NS16550
378 #define CONFIG_SYS_NS16550_SERIAL
379 #define CONFIG_SYS_NS16550_REG_SIZE 1
380 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
383 #define CONFIG_BAUDRATE 115200
388 #define CONFIG_CMD_I2C
389 #define CONFIG_SYS_I2C
390 #define CONFIG_SYS_I2C_MXC
391 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
394 * I2C bus multiplexer
396 #define I2C_MUX_PCA_ADDR_PRI 0x77
397 #define I2C_MUX_CH_DEFAULT 0x8
398 #define I2C_MUX_CH_CH7301 0xC
404 #define CONFIG_CMD_MMC
405 #define CONFIG_FSL_ESDHC
406 #define CONFIG_GENERIC_MMC
408 #define CONFIG_CMD_FAT
409 #define CONFIG_DOS_PARTITION
412 #ifdef CONFIG_QSPI_BOOT
414 #define CONFIG_FSL_QSPI
415 #define QSPI0_AMBA_BASE 0x40000000
416 #define FSL_QSPI_FLASH_SIZE (1 << 24)
417 #define FSL_QSPI_FLASH_NUM 2
418 #define CONFIG_SPI_FLASH_SPANSION
421 #define CONFIG_FSL_DSPI
424 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
425 #define CONFIG_CMD_SF
426 #define CONFIG_DM_SPI_FLASH
427 #define CONFIG_SPI_FLASH_DATAFLASH
434 /* EHCI Support - disbaled by default */
435 /*#define CONFIG_HAS_FSL_DR_USB*/
437 #ifdef CONFIG_HAS_FSL_DR_USB
438 #define CONFIG_USB_EHCI
439 #define CONFIG_USB_EHCI_FSL
440 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
443 /*XHCI Support - enabled by default*/
444 #define CONFIG_HAS_FSL_XHCI_USB
446 #ifdef CONFIG_HAS_FSL_XHCI_USB
447 #define CONFIG_USB_XHCI_FSL
448 #define CONFIG_USB_XHCI_DWC3
449 #define CONFIG_USB_XHCI
450 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
451 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
454 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
455 #define CONFIG_CMD_USB
456 #define CONFIG_USB_STORAGE
457 #define CONFIG_CMD_EXT2
463 #define CONFIG_FSL_DCU_FB
465 #ifdef CONFIG_FSL_DCU_FB
467 #define CONFIG_CMD_BMP
468 #define CONFIG_CFB_CONSOLE
469 #define CONFIG_VGA_AS_SINGLE_DEVICE
470 #define CONFIG_VIDEO_LOGO
471 #define CONFIG_VIDEO_BMP_LOGO
473 #define CONFIG_FSL_DIU_CH7301
474 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
475 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
476 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
482 #define CONFIG_TSEC_ENET
484 #ifdef CONFIG_TSEC_ENET
486 #define CONFIG_MII_DEFAULT_TSEC 3
487 #define CONFIG_TSEC1 1
488 #define CONFIG_TSEC1_NAME "eTSEC1"
489 #define CONFIG_TSEC2 1
490 #define CONFIG_TSEC2_NAME "eTSEC2"
491 #define CONFIG_TSEC3 1
492 #define CONFIG_TSEC3_NAME "eTSEC3"
494 #define TSEC1_PHY_ADDR 1
495 #define TSEC2_PHY_ADDR 2
496 #define TSEC3_PHY_ADDR 3
498 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
499 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
500 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
502 #define TSEC1_PHYIDX 0
503 #define TSEC2_PHYIDX 0
504 #define TSEC3_PHYIDX 0
506 #define CONFIG_ETHPRIME "eTSEC1"
508 #define CONFIG_PHY_GIGE
509 #define CONFIG_PHYLIB
510 #define CONFIG_PHY_REALTEK
512 #define CONFIG_HAS_ETH0
513 #define CONFIG_HAS_ETH1
514 #define CONFIG_HAS_ETH2
516 #define CONFIG_FSL_SGMII_RISER 1
517 #define SGMII_RISER_PHY_OFFSET 0x1b
519 #ifdef CONFIG_FSL_SGMII_RISER
520 #define CONFIG_SYS_TBIPA_VALUE 8
526 #define CONFIG_PCI /* Enable PCI/PCIE */
527 #define CONFIG_PCIE1 /* PCIE controler 1 */
528 #define CONFIG_PCIE2 /* PCIE controler 2 */
529 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
530 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
532 #define CONFIG_SYS_PCI_64BIT
534 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
535 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
536 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
537 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
539 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
540 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
541 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
543 #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
544 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
545 #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
548 #define CONFIG_PCI_PNP
549 #define CONFIG_PCI_SCAN_SHOW
550 #define CONFIG_CMD_PCI
553 #define CONFIG_CMD_PING
554 #define CONFIG_CMD_DHCP
555 #define CONFIG_CMD_MII
557 #define CONFIG_CMDLINE_TAG
558 #define CONFIG_CMDLINE_EDITING
560 #define CONFIG_ARMV7_NONSEC
561 #define CONFIG_ARMV7_VIRT
562 #define CONFIG_PEN_ADDR_BIG_ENDIAN
563 #define CONFIG_LS102XA_NS_ACCESS
564 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
565 #define CONFIG_TIMER_CLK_FREQ 12500000
567 #define CONFIG_HWCONFIG
568 #define HWCONFIG_BUFFER_SIZE 128
570 #define CONFIG_BOOTDELAY 3
572 #define CONFIG_SYS_QE_FW_ADDR 0x67f40000
575 #define CONFIG_EXTRA_ENV_SETTINGS \
576 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
577 "fdt_high=0xcfffffff\0" \
578 "initrd_high=0xcfffffff\0" \
579 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
581 #define CONFIG_EXTRA_ENV_SETTINGS \
582 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
583 "fdt_high=0xcfffffff\0" \
584 "initrd_high=0xcfffffff\0" \
585 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
589 * Miscellaneous configurable options
591 #define CONFIG_SYS_LONGHELP /* undef to save memory */
592 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
593 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
594 #define CONFIG_AUTO_COMPLETE
595 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
596 #define CONFIG_SYS_PBSIZE \
597 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
598 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
599 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
601 #define CONFIG_CMD_GREPENV
602 #define CONFIG_CMD_MEMINFO
603 #define CONFIG_CMD_MEMTEST
604 #define CONFIG_SYS_MEMTEST_START 0x80000000
605 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
607 #define CONFIG_SYS_LOAD_ADDR 0x82000000
609 #define CONFIG_LS102XA_STREAM_ID
613 * The stack sizes are set up in start.S using the settings below
615 #define CONFIG_STACKSIZE (30 * 1024)
617 #define CONFIG_SYS_INIT_SP_OFFSET \
618 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
619 #define CONFIG_SYS_INIT_SP_ADDR \
620 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
622 #ifdef CONFIG_SPL_BUILD
623 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
625 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
631 #define CONFIG_ENV_OVERWRITE
633 #if defined(CONFIG_SD_BOOT)
634 #define CONFIG_ENV_OFFSET 0x100000
635 #define CONFIG_ENV_IS_IN_MMC
636 #define CONFIG_SYS_MMC_ENV_DEV 0
637 #define CONFIG_ENV_SIZE 0x2000
638 #elif defined(CONFIG_QSPI_BOOT)
639 #define CONFIG_ENV_IS_IN_SPI_FLASH
640 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
641 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
642 #define CONFIG_ENV_SECT_SIZE 0x10000
643 #elif defined(CONFIG_NAND_BOOT)
644 #define CONFIG_ENV_IS_IN_NAND
645 #define CONFIG_ENV_SIZE 0x2000
646 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
648 #define CONFIG_ENV_IS_IN_FLASH
649 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
650 #define CONFIG_ENV_SIZE 0x2000
651 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
654 #define CONFIG_OF_LIBFDT
655 #define CONFIG_OF_BOARD_SETUP
656 #define CONFIG_CMD_BOOTZ
658 #define CONFIG_MISC_INIT_R
660 /* Hash command with SHA acceleration supported in hardware */
661 #define CONFIG_CMD_HASH
662 #define CONFIG_SHA_HW_ACCEL
664 #ifdef CONFIG_SECURE_BOOT
665 #define CONFIG_CMD_BLOB
666 #include <asm/fsl_secure_boot.h>