4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
20 #include <linux/mod_devicetable.h>
22 #include <linux/types.h>
23 #include <linux/init.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/compiler.h>
27 #include <linux/errno.h>
28 #include <linux/kobject.h>
29 #include <linux/atomic.h>
30 #include <linux/device.h>
32 #include <linux/resource_ext.h>
33 #include <uapi/linux/pci.h>
35 #include <linux/pci_ids.h>
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
46 * In the interest of not exposing interfaces to user-space unnecessarily,
47 * the following kernel-only defines are being added here.
49 #define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
50 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
53 /* pci_slot represents a physical slot */
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
62 static inline const char *pci_slot_name(const struct pci_slot *slot)
64 return kobject_name(&slot->kobj);
67 /* File state for mmap()s on /proc/bus/pci/X/Y */
74 * For PCI devices, the region numbers are assigned this way:
77 /* #0-5: standard PCI resources */
79 PCI_STD_RESOURCE_END = 5,
81 /* #6: expansion ROM resource */
84 /* device specific resources */
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
90 /* resources assigned to buses behind the bridge */
91 #define PCI_BRIDGE_RESOURCE_NUM 4
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
97 /* total resources associated with a PCI device */
100 /* preserve this for compatibility */
101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
104 typedef int __bitwise pci_power_t;
106 #define PCI_D0 ((pci_power_t __force) 0)
107 #define PCI_D1 ((pci_power_t __force) 1)
108 #define PCI_D2 ((pci_power_t __force) 2)
109 #define PCI_D3hot ((pci_power_t __force) 3)
110 #define PCI_D3cold ((pci_power_t __force) 4)
111 #define PCI_UNKNOWN ((pci_power_t __force) 5)
112 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
114 /* Remember to update this when the list above changes! */
115 extern const char *pci_power_names[];
117 static inline const char *pci_power_name(pci_power_t state)
119 return pci_power_names[1 + (int) state];
122 #define PCI_PM_D2_DELAY 200
123 #define PCI_PM_D3_WAIT 10
124 #define PCI_PM_D3COLD_WAIT 100
125 #define PCI_PM_BUS_WAIT 50
127 /** The pci_channel state describes connectivity between the CPU and
128 * the pci device. If some PCI bus between here and the pci device
129 * has crashed or locked up, this info is reflected here.
131 typedef unsigned int __bitwise pci_channel_state_t;
133 enum pci_channel_state {
134 /* I/O channel is in normal state */
135 pci_channel_io_normal = (__force pci_channel_state_t) 1,
137 /* I/O to channel is blocked */
138 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
140 /* PCI card is dead */
141 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
144 typedef unsigned int __bitwise pcie_reset_state_t;
146 enum pcie_reset_state {
147 /* Reset is NOT asserted (Use to deassert reset) */
148 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
150 /* Use #PERST to reset PCIe device */
151 pcie_warm_reset = (__force pcie_reset_state_t) 2,
153 /* Use PCIe Hot Reset to reset device */
154 pcie_hot_reset = (__force pcie_reset_state_t) 3
157 typedef unsigned short __bitwise pci_dev_flags_t;
159 /* INTX_DISABLE in PCI_COMMAND register disables MSI
162 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
163 /* Device configuration is irrevocably lost if disabled into D3 */
164 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
165 /* Provide indication device is assigned by a Virtual Machine Manager */
166 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
167 /* Flag for quirk use to store if quirk-specific ACS is enabled */
168 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
169 /* Flag to indicate the device uses dma_alias_devfn */
170 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
171 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
172 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
173 /* Do not use bus resets for device */
174 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
175 /* Do not use PM reset even if device advertises NoSoftRst- */
176 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
177 /* Get VPD from function 0 VPD */
178 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
181 enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
186 typedef unsigned short __bitwise pci_bus_flags_t;
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
192 /* These values come from the PCI Express Spec */
193 enum pcie_link_width {
194 PCIE_LNK_WIDTH_RESRV = 0x00,
202 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
205 /* Based on the PCI Hotplug Spec, but some values are made up by us */
207 PCI_SPEED_33MHz = 0x00,
208 PCI_SPEED_66MHz = 0x01,
209 PCI_SPEED_66MHz_PCIX = 0x02,
210 PCI_SPEED_100MHz_PCIX = 0x03,
211 PCI_SPEED_133MHz_PCIX = 0x04,
212 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
213 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
214 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
215 PCI_SPEED_66MHz_PCIX_266 = 0x09,
216 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
217 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
223 PCI_SPEED_66MHz_PCIX_533 = 0x11,
224 PCI_SPEED_100MHz_PCIX_533 = 0x12,
225 PCI_SPEED_133MHz_PCIX_533 = 0x13,
226 PCIE_SPEED_2_5GT = 0x14,
227 PCIE_SPEED_5_0GT = 0x15,
228 PCIE_SPEED_8_0GT = 0x16,
229 PCI_SPEED_UNKNOWN = 0xff,
232 struct pci_cap_saved_data {
239 struct pci_cap_saved_state {
240 struct hlist_node next;
241 struct pci_cap_saved_data cap;
244 struct pcie_link_state;
250 * The pci_dev structure is used to describe PCI devices.
253 struct list_head bus_list; /* node in per-bus list */
254 struct pci_bus *bus; /* bus this device is on */
255 struct pci_bus *subordinate; /* bus this device bridges to */
257 void *sysdata; /* hook for sys-specific extension */
258 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
259 struct pci_slot *slot; /* Physical slot this device is in */
261 unsigned int devfn; /* encoded device & function index */
262 unsigned short vendor;
263 unsigned short device;
264 unsigned short subsystem_vendor;
265 unsigned short subsystem_device;
266 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
267 u8 revision; /* PCI revision, low byte of class word */
268 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
269 u8 pcie_cap; /* PCIe capability offset */
270 u8 msi_cap; /* MSI capability offset */
271 u8 msix_cap; /* MSI-X capability offset */
272 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
273 u8 rom_base_reg; /* which config register controls the ROM */
274 u8 pin; /* which interrupt pin this device uses */
275 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
276 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
278 struct pci_driver *driver; /* which driver has allocated this device */
279 u64 dma_mask; /* Mask of the bits of bus address this
280 device implements. Normally this is
281 0xffffffff. You only need to change
282 this if your device has broken DMA
283 or supports 64-bit transfers. */
285 struct device_dma_parameters dma_parms;
287 pci_power_t current_state; /* Current operating state. In ACPI-speak,
288 this is D0-D3, D0 being fully functional,
290 u8 pm_cap; /* PM capability offset */
291 unsigned int pme_support:5; /* Bitmask of states from which PME#
293 unsigned int pme_interrupt:1;
294 unsigned int pme_poll:1; /* Poll device's PME status bit */
295 unsigned int d1_support:1; /* Low power state D1 is supported */
296 unsigned int d2_support:1; /* Low power state D2 is supported */
297 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
298 unsigned int no_d3cold:1; /* D3cold is forbidden */
299 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
300 unsigned int mmio_always_on:1; /* disallow turning off io/mem
301 decoding during bar sizing */
302 unsigned int wakeup_prepared:1;
303 unsigned int runtime_d3cold:1; /* whether go through runtime
304 D3cold, not set for devices
305 powered on/off by the
306 corresponding bridge */
307 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
308 unsigned int d3_delay; /* D3->D0 transition time in ms */
309 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
311 #ifdef CONFIG_PCIEASPM
312 struct pcie_link_state *link_state; /* ASPM link state */
315 pci_channel_state_t error_state; /* current connectivity state */
316 struct device dev; /* Generic device interface */
318 int cfg_size; /* Size of configuration space */
321 * Instead of touching interrupt line and base address registers
322 * directly, use the values stored here. They might be different!
325 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
327 bool match_driver; /* Skip attaching driver */
328 /* These fields are used by common fixups */
329 unsigned int transparent:1; /* Subtractive decode PCI bridge */
330 unsigned int multifunction:1;/* Part of multi-function device */
331 /* keep track of device state */
332 unsigned int is_added:1;
333 unsigned int is_busmaster:1; /* device is busmaster */
334 unsigned int no_msi:1; /* device may not use msi */
335 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
336 unsigned int block_cfg_access:1; /* config space access is blocked */
337 unsigned int broken_parity_status:1; /* Device generates false positive parity */
338 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
339 unsigned int msi_enabled:1;
340 unsigned int msix_enabled:1;
341 unsigned int ari_enabled:1; /* ARI forwarding */
342 unsigned int ats_enabled:1; /* Address Translation Service */
343 unsigned int is_managed:1;
344 unsigned int needs_freset:1; /* Dev requires fundamental reset */
345 unsigned int state_saved:1;
346 unsigned int is_physfn:1;
347 unsigned int is_virtfn:1;
348 unsigned int reset_fn:1;
349 unsigned int is_hotplug_bridge:1;
350 unsigned int __aer_firmware_first_valid:1;
351 unsigned int __aer_firmware_first:1;
352 unsigned int broken_intx_masking:1;
353 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
354 unsigned int irq_managed:1;
355 unsigned int has_secondary_link:1;
356 pci_dev_flags_t dev_flags;
357 atomic_t enable_cnt; /* pci_enable_device has been called */
359 u32 saved_config_space[16]; /* config space saved at suspend time */
360 struct hlist_head saved_cap_space;
361 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
362 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
363 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
364 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
365 #ifdef CONFIG_PCI_MSI
366 const struct attribute_group **msi_irq_groups;
369 #ifdef CONFIG_PCI_ATS
371 struct pci_sriov *sriov; /* SR-IOV capability related */
372 struct pci_dev *physfn; /* the PF this VF is associated with */
374 u16 ats_cap; /* ATS Capability offset */
375 u8 ats_stu; /* ATS Smallest Translation Unit */
376 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
378 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
379 size_t romlen; /* Length of ROM if it's not from the BAR */
380 char *driver_override; /* Driver name to force a match */
383 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
385 #ifdef CONFIG_PCI_IOV
392 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
394 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
395 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
397 static inline int pci_channel_offline(struct pci_dev *pdev)
399 return (pdev->error_state != pci_channel_io_normal);
402 struct pci_host_bridge {
404 struct pci_bus *bus; /* root bus */
405 struct list_head windows; /* resource_entry */
406 void (*release_fn)(struct pci_host_bridge *);
408 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
409 /* Resource alignment requirements */
410 resource_size_t (*align_resource)(struct pci_dev *dev,
411 const struct resource *res,
412 resource_size_t start,
413 resource_size_t size,
414 resource_size_t align);
417 #define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
419 struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
421 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
422 void (*release_fn)(struct pci_host_bridge *),
425 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
428 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
429 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
430 * buses below host bridges or subtractive decode bridges) go in the list.
431 * Use pci_bus_for_each_resource() to iterate through all the resources.
435 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
436 * and there's no way to program the bridge with the details of the window.
437 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
438 * decode bit set, because they are explicit and can be programmed with _SRS.
440 #define PCI_SUBTRACTIVE_DECODE 0x1
442 struct pci_bus_resource {
443 struct list_head list;
444 struct resource *res;
448 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
451 struct list_head node; /* node in list of buses */
452 struct pci_bus *parent; /* parent bus this bridge is on */
453 struct list_head children; /* list of child buses */
454 struct list_head devices; /* list of devices on this bus */
455 struct pci_dev *self; /* bridge device as seen by parent */
456 struct list_head slots; /* list of slots on this bus;
457 protected by pci_slot_mutex */
458 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
459 struct list_head resources; /* address space routed to this bus */
460 struct resource busn_res; /* bus numbers routed to this bus */
462 struct pci_ops *ops; /* configuration access functions */
463 struct msi_controller *msi; /* MSI controller */
464 void *sysdata; /* hook for sys-specific extension */
465 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
467 unsigned char number; /* bus number */
468 unsigned char primary; /* number of primary bridge */
469 unsigned char max_bus_speed; /* enum pci_bus_speed */
470 unsigned char cur_bus_speed; /* enum pci_bus_speed */
471 #ifdef CONFIG_PCI_DOMAINS_GENERIC
477 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
478 pci_bus_flags_t bus_flags; /* inherited by child buses */
479 struct device *bridge;
481 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
482 struct bin_attribute *legacy_mem; /* legacy mem */
483 unsigned int is_added:1;
486 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
489 * Returns true if the PCI bus is root (behind host-PCI bridge),
492 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
493 * This is incorrect because "virtual" buses added for SR-IOV (via
494 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
496 static inline bool pci_is_root_bus(struct pci_bus *pbus)
498 return !(pbus->parent);
502 * pci_is_bridge - check if the PCI device is a bridge
505 * Return true if the PCI device is bridge whether it has subordinate
508 static inline bool pci_is_bridge(struct pci_dev *dev)
510 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
511 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
514 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
516 dev = pci_physfn(dev);
517 if (pci_is_root_bus(dev->bus))
520 return dev->bus->self;
523 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
524 void pci_put_host_bridge_device(struct device *dev);
526 #ifdef CONFIG_PCI_MSI
527 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
529 return pci_dev->msi_enabled || pci_dev->msix_enabled;
532 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
536 * Error values that may be returned by PCI functions.
538 #define PCIBIOS_SUCCESSFUL 0x00
539 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
540 #define PCIBIOS_BAD_VENDOR_ID 0x83
541 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
542 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
543 #define PCIBIOS_SET_FAILED 0x88
544 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
547 * Translate above to generic errno for passing back through non-PCI code.
549 static inline int pcibios_err_to_errno(int err)
551 if (err <= PCIBIOS_SUCCESSFUL)
552 return err; /* Assume already errno */
555 case PCIBIOS_FUNC_NOT_SUPPORTED:
557 case PCIBIOS_BAD_VENDOR_ID:
559 case PCIBIOS_DEVICE_NOT_FOUND:
561 case PCIBIOS_BAD_REGISTER_NUMBER:
563 case PCIBIOS_SET_FAILED:
565 case PCIBIOS_BUFFER_TOO_SMALL:
572 /* Low-level architecture-dependent routines */
575 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
576 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
577 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
581 * ACPI needs to be able to access PCI config space before we've done a
582 * PCI bus scan and created pci_bus structures.
584 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
585 int reg, int len, u32 *val);
586 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
587 int reg, int len, u32 val);
589 #ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
590 typedef u64 pci_bus_addr_t;
592 typedef u32 pci_bus_addr_t;
595 struct pci_bus_region {
596 pci_bus_addr_t start;
601 spinlock_t lock; /* protects list, index */
602 struct list_head list; /* for IDs added at runtime */
607 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
608 * a set of callbacks in struct pci_error_handlers, that device driver
609 * will be notified of PCI bus errors, and will be driven to recovery
610 * when an error occurs.
613 typedef unsigned int __bitwise pci_ers_result_t;
615 enum pci_ers_result {
616 /* no result/none/not supported in device driver */
617 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
619 /* Device driver can recover without slot reset */
620 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
622 /* Device driver wants slot to be reset. */
623 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
625 /* Device has completely failed, is unrecoverable */
626 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
628 /* Device driver is fully recovered and operational */
629 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
631 /* No AER capabilities registered for the driver */
632 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
635 /* PCI bus error event callbacks */
636 struct pci_error_handlers {
637 /* PCI bus error detected on this device */
638 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
639 enum pci_channel_state error);
641 /* MMIO has been re-enabled, but not DMA */
642 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
644 /* PCI Express link has been reset */
645 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
647 /* PCI slot has been reset */
648 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
650 /* PCI function reset prepare or completed */
651 void (*reset_notify)(struct pci_dev *dev, bool prepare);
653 /* Device driver may resume normal operations */
654 void (*resume)(struct pci_dev *dev);
660 struct list_head node;
662 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
663 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
664 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
665 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
666 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
667 int (*resume_early) (struct pci_dev *dev);
668 int (*resume) (struct pci_dev *dev); /* Device woken up */
669 void (*shutdown) (struct pci_dev *dev);
670 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
671 const struct pci_error_handlers *err_handler;
672 struct device_driver driver;
673 struct pci_dynids dynids;
676 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
679 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
680 * @_table: device table name
682 * This macro is deprecated and should not be used in new code.
684 #define DEFINE_PCI_DEVICE_TABLE(_table) \
685 const struct pci_device_id _table[]
688 * PCI_DEVICE - macro used to describe a specific pci device
689 * @vend: the 16 bit PCI Vendor ID
690 * @dev: the 16 bit PCI Device ID
692 * This macro is used to create a struct pci_device_id that matches a
693 * specific device. The subvendor and subdevice fields will be set to
696 #define PCI_DEVICE(vend,dev) \
697 .vendor = (vend), .device = (dev), \
698 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
701 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
702 * @vend: the 16 bit PCI Vendor ID
703 * @dev: the 16 bit PCI Device ID
704 * @subvend: the 16 bit PCI Subvendor ID
705 * @subdev: the 16 bit PCI Subdevice ID
707 * This macro is used to create a struct pci_device_id that matches a
708 * specific device with subsystem information.
710 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
711 .vendor = (vend), .device = (dev), \
712 .subvendor = (subvend), .subdevice = (subdev)
715 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
716 * @dev_class: the class, subclass, prog-if triple for this device
717 * @dev_class_mask: the class mask for this device
719 * This macro is used to create a struct pci_device_id that matches a
720 * specific PCI class. The vendor, device, subvendor, and subdevice
721 * fields will be set to PCI_ANY_ID.
723 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
724 .class = (dev_class), .class_mask = (dev_class_mask), \
725 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
726 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
729 * PCI_VDEVICE - macro used to describe a specific pci device in short form
730 * @vend: the vendor name
731 * @dev: the 16 bit PCI Device ID
733 * This macro is used to create a struct pci_device_id that matches a
734 * specific PCI device. The subvendor, and subdevice fields will be set
735 * to PCI_ANY_ID. The macro allows the next field to follow as the device
739 #define PCI_VDEVICE(vend, dev) \
740 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
741 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
744 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
745 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
746 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
747 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
748 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
749 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
750 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
753 /* these external functions are only available when PCI support is enabled */
756 extern unsigned int pci_flags;
758 static inline void pci_set_flags(int flags) { pci_flags = flags; }
759 static inline void pci_add_flags(int flags) { pci_flags |= flags; }
760 static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
761 static inline int pci_has_flag(int flag) { return pci_flags & flag; }
763 void pcie_bus_configure_settings(struct pci_bus *bus);
765 enum pcie_bus_config_types {
766 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
767 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
768 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
769 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
770 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
773 extern enum pcie_bus_config_types pcie_bus_config;
775 extern struct bus_type pci_bus_type;
777 /* Do NOT directly access these two variables, unless you are arch-specific PCI
778 * code, or PCI core code. */
779 extern struct list_head pci_root_buses; /* list of all known PCI buses */
780 /* Some device drivers need know if PCI is initiated */
781 int no_pci_devices(void);
783 void pcibios_resource_survey_bus(struct pci_bus *bus);
784 void pcibios_add_bus(struct pci_bus *bus);
785 void pcibios_remove_bus(struct pci_bus *bus);
786 void pcibios_fixup_bus(struct pci_bus *);
787 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
788 /* Architecture-specific versions may override this (weak) */
789 char *pcibios_setup(char *str);
791 /* Used only when drivers/pci/setup.c is used */
792 resource_size_t pcibios_align_resource(void *, const struct resource *,
795 void pcibios_update_irq(struct pci_dev *, int irq);
797 /* Weak but can be overriden by arch */
798 void pci_fixup_cardbus(struct pci_bus *);
800 /* Generic PCI functions used internally */
802 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
803 struct resource *res);
804 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
805 struct pci_bus_region *region);
806 void pcibios_scan_specific_bus(int busn);
807 struct pci_bus *pci_find_bus(int domain, int busnr);
808 void pci_bus_add_devices(const struct pci_bus *bus);
809 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
810 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
811 struct pci_ops *ops, void *sysdata,
812 struct list_head *resources);
813 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
814 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
815 void pci_bus_release_busn_res(struct pci_bus *b);
816 struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
817 struct pci_ops *ops, void *sysdata,
818 struct list_head *resources,
819 struct msi_controller *msi);
820 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
821 struct pci_ops *ops, void *sysdata,
822 struct list_head *resources);
823 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
825 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
826 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828 struct hotplug_slot *hotplug);
829 void pci_destroy_slot(struct pci_slot *slot);
831 void pci_dev_assign_slot(struct pci_dev *dev);
833 static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
835 int pci_scan_slot(struct pci_bus *bus, int devfn);
836 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
837 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
838 unsigned int pci_scan_child_bus(struct pci_bus *bus);
839 void pci_bus_add_device(struct pci_dev *dev);
840 void pci_read_bridge_bases(struct pci_bus *child);
841 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
842 struct resource *res);
843 struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
844 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
845 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
846 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
847 struct pci_dev *pci_dev_get(struct pci_dev *dev);
848 void pci_dev_put(struct pci_dev *dev);
849 void pci_remove_bus(struct pci_bus *b);
850 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
851 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
852 void pci_stop_root_bus(struct pci_bus *bus);
853 void pci_remove_root_bus(struct pci_bus *bus);
854 void pci_setup_cardbus(struct pci_bus *bus);
855 void pci_sort_breadthfirst(void);
856 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
857 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
858 #define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
860 /* Generic PCI functions exported to card drivers */
862 enum pci_lost_interrupt_reason {
863 PCI_LOST_IRQ_NO_INFORMATION = 0,
864 PCI_LOST_IRQ_DISABLE_MSI,
865 PCI_LOST_IRQ_DISABLE_MSIX,
866 PCI_LOST_IRQ_DISABLE_ACPI,
868 enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
869 int pci_find_capability(struct pci_dev *dev, int cap);
870 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
871 int pci_find_ext_capability(struct pci_dev *dev, int cap);
872 int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
873 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
874 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
875 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
877 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
878 struct pci_dev *from);
879 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
880 unsigned int ss_vendor, unsigned int ss_device,
881 struct pci_dev *from);
882 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
883 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
885 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
888 return pci_get_domain_bus_and_slot(0, bus, devfn);
890 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
891 int pci_dev_present(const struct pci_device_id *ids);
893 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
895 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
896 int where, u16 *val);
897 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
898 int where, u32 *val);
899 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
901 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
903 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
906 int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
907 int where, int size, u32 *val);
908 int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
909 int where, int size, u32 val);
910 int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
911 int where, int size, u32 *val);
912 int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
913 int where, int size, u32 val);
915 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
917 static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
919 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
921 static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
923 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
925 static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
928 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
930 static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
932 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
934 static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
936 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
938 static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
941 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
944 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
945 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
946 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
947 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
948 int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
950 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
953 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
956 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
959 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
962 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
965 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
968 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
971 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
974 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
977 /* user-space driven config access */
978 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
979 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
980 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
981 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
982 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
983 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
985 int __must_check pci_enable_device(struct pci_dev *dev);
986 int __must_check pci_enable_device_io(struct pci_dev *dev);
987 int __must_check pci_enable_device_mem(struct pci_dev *dev);
988 int __must_check pci_reenable_device(struct pci_dev *);
989 int __must_check pcim_enable_device(struct pci_dev *pdev);
990 void pcim_pin_device(struct pci_dev *pdev);
992 static inline int pci_is_enabled(struct pci_dev *pdev)
994 return (atomic_read(&pdev->enable_cnt) > 0);
997 static inline int pci_is_managed(struct pci_dev *pdev)
999 return pdev->is_managed;
1002 static inline void pci_set_managed_irq(struct pci_dev *pdev, unsigned int irq)
1005 pdev->irq_managed = 1;
1008 static inline void pci_reset_managed_irq(struct pci_dev *pdev)
1011 pdev->irq_managed = 0;
1014 static inline bool pci_has_managed_irq(struct pci_dev *pdev)
1016 return pdev->irq_managed && pdev->irq > 0;
1019 void pci_disable_device(struct pci_dev *dev);
1021 extern unsigned int pcibios_max_latency;
1022 void pci_set_master(struct pci_dev *dev);
1023 void pci_clear_master(struct pci_dev *dev);
1025 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1026 int pci_set_cacheline_size(struct pci_dev *dev);
1027 #define HAVE_PCI_SET_MWI
1028 int __must_check pci_set_mwi(struct pci_dev *dev);
1029 int pci_try_set_mwi(struct pci_dev *dev);
1030 void pci_clear_mwi(struct pci_dev *dev);
1031 void pci_intx(struct pci_dev *dev, int enable);
1032 bool pci_intx_mask_supported(struct pci_dev *dev);
1033 bool pci_check_and_mask_intx(struct pci_dev *dev);
1034 bool pci_check_and_unmask_intx(struct pci_dev *dev);
1035 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1036 int pci_wait_for_pending_transaction(struct pci_dev *dev);
1037 int pcix_get_max_mmrbc(struct pci_dev *dev);
1038 int pcix_get_mmrbc(struct pci_dev *dev);
1039 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1040 int pcie_get_readrq(struct pci_dev *dev);
1041 int pcie_set_readrq(struct pci_dev *dev, int rq);
1042 int pcie_get_mps(struct pci_dev *dev);
1043 int pcie_set_mps(struct pci_dev *dev, int mps);
1044 int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1045 enum pcie_link_width *width);
1046 int __pci_reset_function(struct pci_dev *dev);
1047 int __pci_reset_function_locked(struct pci_dev *dev);
1048 int pci_reset_function(struct pci_dev *dev);
1049 int pci_try_reset_function(struct pci_dev *dev);
1050 int pci_probe_reset_slot(struct pci_slot *slot);
1051 int pci_reset_slot(struct pci_slot *slot);
1052 int pci_try_reset_slot(struct pci_slot *slot);
1053 int pci_probe_reset_bus(struct pci_bus *bus);
1054 int pci_reset_bus(struct pci_bus *bus);
1055 int pci_try_reset_bus(struct pci_bus *bus);
1056 void pci_reset_secondary_bus(struct pci_dev *dev);
1057 void pcibios_reset_secondary_bus(struct pci_dev *dev);
1058 void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
1059 void pci_update_resource(struct pci_dev *dev, int resno);
1060 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1061 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1062 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1063 bool pci_device_is_present(struct pci_dev *pdev);
1064 void pci_ignore_hotplug(struct pci_dev *dev);
1066 /* ROM control related routines */
1067 int pci_enable_rom(struct pci_dev *pdev);
1068 void pci_disable_rom(struct pci_dev *pdev);
1069 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1070 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1071 size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1072 void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1074 /* Power management related routines */
1075 int pci_save_state(struct pci_dev *dev);
1076 void pci_restore_state(struct pci_dev *dev);
1077 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1078 int pci_load_saved_state(struct pci_dev *dev,
1079 struct pci_saved_state *state);
1080 int pci_load_and_free_saved_state(struct pci_dev *dev,
1081 struct pci_saved_state **state);
1082 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1083 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1085 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1086 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1087 u16 cap, unsigned int size);
1088 int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
1089 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1090 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1091 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1092 void pci_pme_active(struct pci_dev *dev, bool enable);
1093 int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1094 bool runtime, bool enable);
1095 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1096 int pci_prepare_to_sleep(struct pci_dev *dev);
1097 int pci_back_from_sleep(struct pci_dev *dev);
1098 bool pci_dev_run_wake(struct pci_dev *dev);
1099 bool pci_check_pme_status(struct pci_dev *dev);
1100 void pci_pme_wakeup_bus(struct pci_bus *bus);
1102 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1105 return __pci_enable_wake(dev, state, false, enable);
1108 /* PCI Virtual Channel */
1109 int pci_save_vc_state(struct pci_dev *dev);
1110 void pci_restore_vc_state(struct pci_dev *dev);
1111 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
1113 /* For use by arch with custom probe code */
1114 void set_pcie_port_type(struct pci_dev *pdev);
1115 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1117 /* Functions for PCI Hotplug drivers to use */
1118 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1119 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1120 unsigned int pci_rescan_bus(struct pci_bus *bus);
1121 void pci_lock_rescan_remove(void);
1122 void pci_unlock_rescan_remove(void);
1124 /* Vital product data routines */
1125 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1126 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1128 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1129 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1130 void pci_bus_assign_resources(const struct pci_bus *bus);
1131 void pci_bus_size_bridges(struct pci_bus *bus);
1132 int pci_claim_resource(struct pci_dev *, int);
1133 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1134 void pci_assign_unassigned_resources(void);
1135 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1136 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1137 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1138 void pdev_enable_device(struct pci_dev *);
1139 int pci_enable_resources(struct pci_dev *, int mask);
1140 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
1141 int (*)(const struct pci_dev *, u8, u8));
1142 #define HAVE_PCI_REQ_REGIONS 2
1143 int __must_check pci_request_regions(struct pci_dev *, const char *);
1144 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1145 void pci_release_regions(struct pci_dev *);
1146 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1147 int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1148 void pci_release_region(struct pci_dev *, int);
1149 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1150 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1151 void pci_release_selected_regions(struct pci_dev *, int);
1153 /* drivers/pci/bus.c */
1154 struct pci_bus *pci_bus_get(struct pci_bus *bus);
1155 void pci_bus_put(struct pci_bus *bus);
1156 void pci_add_resource(struct list_head *resources, struct resource *res);
1157 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1158 resource_size_t offset);
1159 void pci_free_resource_list(struct list_head *resources);
1160 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1161 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1162 void pci_bus_remove_resources(struct pci_bus *bus);
1164 #define pci_bus_for_each_resource(bus, res, i) \
1166 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1169 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1170 struct resource *res, resource_size_t size,
1171 resource_size_t align, resource_size_t min,
1172 unsigned long type_mask,
1173 resource_size_t (*alignf)(void *,
1174 const struct resource *,
1180 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1182 static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1184 struct pci_bus_region region;
1186 pcibios_resource_to_bus(pdev->bus, ®ion, &pdev->resource[bar]);
1187 return region.start;
1190 /* Proper probing supporting hot-pluggable devices */
1191 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1192 const char *mod_name);
1195 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1197 #define pci_register_driver(driver) \
1198 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1200 void pci_unregister_driver(struct pci_driver *dev);
1203 * module_pci_driver() - Helper macro for registering a PCI driver
1204 * @__pci_driver: pci_driver struct
1206 * Helper macro for PCI drivers which do not do anything special in module
1207 * init/exit. This eliminates a lot of boilerplate. Each module may only
1208 * use this macro once, and calling it replaces module_init() and module_exit()
1210 #define module_pci_driver(__pci_driver) \
1211 module_driver(__pci_driver, pci_register_driver, \
1212 pci_unregister_driver)
1215 * builtin_pci_driver() - Helper macro for registering a PCI driver
1216 * @__pci_driver: pci_driver struct
1218 * Helper macro for PCI drivers which do not do anything special in their
1219 * init code. This eliminates a lot of boilerplate. Each driver may only
1220 * use this macro once, and calling it replaces device_initcall(...)
1222 #define builtin_pci_driver(__pci_driver) \
1223 builtin_driver(__pci_driver, pci_register_driver)
1225 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1226 int pci_add_dynid(struct pci_driver *drv,
1227 unsigned int vendor, unsigned int device,
1228 unsigned int subvendor, unsigned int subdevice,
1229 unsigned int class, unsigned int class_mask,
1230 unsigned long driver_data);
1231 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1232 struct pci_dev *dev);
1233 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1236 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1238 int pci_cfg_space_size(struct pci_dev *dev);
1239 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1240 void pci_setup_bridge(struct pci_bus *bus);
1241 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1242 unsigned long type);
1243 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
1245 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1246 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1248 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1249 unsigned int command_bits, u32 flags);
1251 /* kmem_cache style wrapper around pci_alloc_consistent() */
1253 #include <linux/pci-dma.h>
1254 #include <linux/dmapool.h>
1256 #define pci_pool dma_pool
1257 #define pci_pool_create(name, pdev, size, align, allocation) \
1258 dma_pool_create(name, &pdev->dev, size, align, allocation)
1259 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
1260 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1261 #define pci_pool_zalloc(pool, flags, handle) \
1262 dma_pool_zalloc(pool, flags, handle)
1263 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1266 u32 vector; /* kernel uses to write allocated vector */
1267 u16 entry; /* driver uses to specify entry, OS writes */
1270 #ifdef CONFIG_PCI_MSI
1271 int pci_msi_vec_count(struct pci_dev *dev);
1272 void pci_msi_shutdown(struct pci_dev *dev);
1273 void pci_disable_msi(struct pci_dev *dev);
1274 int pci_msix_vec_count(struct pci_dev *dev);
1275 int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1276 void pci_msix_shutdown(struct pci_dev *dev);
1277 void pci_disable_msix(struct pci_dev *dev);
1278 void pci_restore_msi_state(struct pci_dev *dev);
1279 int pci_msi_enabled(void);
1280 int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
1281 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1283 int rc = pci_enable_msi_range(dev, nvec, nvec);
1288 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1289 int minvec, int maxvec);
1290 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1291 struct msix_entry *entries, int nvec)
1293 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1299 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1300 static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1301 static inline void pci_disable_msi(struct pci_dev *dev) { }
1302 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1303 static inline int pci_enable_msix(struct pci_dev *dev,
1304 struct msix_entry *entries, int nvec)
1306 static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1307 static inline void pci_disable_msix(struct pci_dev *dev) { }
1308 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1309 static inline int pci_msi_enabled(void) { return 0; }
1310 static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1313 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1315 static inline int pci_enable_msix_range(struct pci_dev *dev,
1316 struct msix_entry *entries, int minvec, int maxvec)
1318 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1319 struct msix_entry *entries, int nvec)
1323 #ifdef CONFIG_PCIEPORTBUS
1324 extern bool pcie_ports_disabled;
1325 extern bool pcie_ports_auto;
1327 #define pcie_ports_disabled true
1328 #define pcie_ports_auto false
1331 #ifdef CONFIG_PCIEASPM
1332 bool pcie_aspm_support_enabled(void);
1334 static inline bool pcie_aspm_support_enabled(void) { return false; }
1337 #ifdef CONFIG_PCIEAER
1338 void pci_no_aer(void);
1339 bool pci_aer_available(void);
1341 static inline void pci_no_aer(void) { }
1342 static inline bool pci_aer_available(void) { return false; }
1345 #ifdef CONFIG_PCIE_ECRC
1346 void pcie_set_ecrc_checking(struct pci_dev *dev);
1347 void pcie_ecrc_get_policy(char *str);
1349 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1350 static inline void pcie_ecrc_get_policy(char *str) { }
1353 #define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1355 #ifdef CONFIG_HT_IRQ
1356 /* The functions a driver should call */
1357 int ht_create_irq(struct pci_dev *dev, int idx);
1358 void ht_destroy_irq(unsigned int irq);
1359 #endif /* CONFIG_HT_IRQ */
1361 #ifdef CONFIG_PCI_ATS
1362 /* Address Translation Service */
1363 void pci_ats_init(struct pci_dev *dev);
1364 int pci_enable_ats(struct pci_dev *dev, int ps);
1365 void pci_disable_ats(struct pci_dev *dev);
1366 int pci_ats_queue_depth(struct pci_dev *dev);
1368 static inline void pci_ats_init(struct pci_dev *d) { }
1369 static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1370 static inline void pci_disable_ats(struct pci_dev *d) { }
1371 static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
1374 void pci_cfg_access_lock(struct pci_dev *dev);
1375 bool pci_cfg_access_trylock(struct pci_dev *dev);
1376 void pci_cfg_access_unlock(struct pci_dev *dev);
1379 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1380 * a PCI domain is defined to be a set of PCI buses which share
1381 * configuration space.
1383 #ifdef CONFIG_PCI_DOMAINS
1384 extern int pci_domains_supported;
1385 int pci_get_new_domain_nr(void);
1387 enum { pci_domains_supported = 0 };
1388 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1389 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1390 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1391 #endif /* CONFIG_PCI_DOMAINS */
1394 * Generic implementation for PCI domain support. If your
1395 * architecture does not need custom management of PCI
1396 * domains then this implementation will be used
1398 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1399 static inline int pci_domain_nr(struct pci_bus *bus)
1401 return bus->domain_nr;
1403 void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1405 static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1406 struct device *parent)
1411 /* some architectures require additional setup to direct VGA traffic */
1412 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1413 unsigned int command_bits, u32 flags);
1414 void pci_register_set_vga_state(arch_set_vga_state_t func);
1416 #else /* CONFIG_PCI is not enabled */
1418 static inline void pci_set_flags(int flags) { }
1419 static inline void pci_add_flags(int flags) { }
1420 static inline void pci_clear_flags(int flags) { }
1421 static inline int pci_has_flag(int flag) { return 0; }
1424 * If the system does not have PCI, clearly these return errors. Define
1425 * these as simple inline functions to avoid hair in drivers.
1428 #define _PCI_NOP(o, s, t) \
1429 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1431 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1433 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1434 _PCI_NOP(o, word, u16 x) \
1435 _PCI_NOP(o, dword, u32 x)
1436 _PCI_NOP_ALL(read, *)
1437 _PCI_NOP_ALL(write,)
1439 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1440 unsigned int device,
1441 struct pci_dev *from)
1444 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1445 unsigned int device,
1446 unsigned int ss_vendor,
1447 unsigned int ss_device,
1448 struct pci_dev *from)
1451 static inline struct pci_dev *pci_get_class(unsigned int class,
1452 struct pci_dev *from)
1455 #define pci_dev_present(ids) (0)
1456 #define no_pci_devices() (1)
1457 #define pci_dev_put(dev) do { } while (0)
1459 static inline void pci_set_master(struct pci_dev *dev) { }
1460 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1461 static inline void pci_disable_device(struct pci_dev *dev) { }
1462 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1464 static inline int __pci_register_driver(struct pci_driver *drv,
1465 struct module *owner)
1467 static inline int pci_register_driver(struct pci_driver *drv)
1469 static inline void pci_unregister_driver(struct pci_driver *drv) { }
1470 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1472 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1475 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1478 /* Power management related routines */
1479 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1480 static inline void pci_restore_state(struct pci_dev *dev) { }
1481 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1483 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1485 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1488 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1492 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1494 static inline void pci_release_regions(struct pci_dev *dev) { }
1496 static inline void pci_block_cfg_access(struct pci_dev *dev) { }
1497 static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1499 static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
1501 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1503 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1506 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1510 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1511 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
1512 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1514 #define dev_is_pci(d) (false)
1515 #define dev_is_pf(d) (false)
1516 #define dev_num_vf(d) (0)
1517 #endif /* CONFIG_PCI */
1519 /* Include architecture-dependent settings and functions */
1521 #include <asm/pci.h>
1523 /* these helpers provide future and backwards compatibility
1524 * for accessing popular PCI BAR info */
1525 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1526 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1527 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1528 #define pci_resource_len(dev,bar) \
1529 ((pci_resource_start((dev), (bar)) == 0 && \
1530 pci_resource_end((dev), (bar)) == \
1531 pci_resource_start((dev), (bar))) ? 0 : \
1533 (pci_resource_end((dev), (bar)) - \
1534 pci_resource_start((dev), (bar)) + 1))
1536 /* Similar to the helpers above, these manipulate per-pci_dev
1537 * driver-specific data. They are really just a wrapper around
1538 * the generic device structure functions of these calls.
1540 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1542 return dev_get_drvdata(&pdev->dev);
1545 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1547 dev_set_drvdata(&pdev->dev, data);
1550 /* If you want to know what to call your pci_dev, ask this function.
1551 * Again, it's a wrapper around the generic device.
1553 static inline const char *pci_name(const struct pci_dev *pdev)
1555 return dev_name(&pdev->dev);
1559 /* Some archs don't want to expose struct resource to userland as-is
1560 * in sysfs and /proc
1562 #ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1563 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
1564 const struct resource *rsrc, resource_size_t *start,
1565 resource_size_t *end)
1567 *start = rsrc->start;
1570 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1574 * The world is not perfect and supplies us with broken PCI devices.
1575 * For at least a part of these bugs we need a work-around, so both
1576 * generic (drivers/pci/quirks.c) and per-architecture code can define
1577 * fixup hooks to be called for particular buggy devices.
1581 u16 vendor; /* You can use PCI_ANY_ID here of course */
1582 u16 device; /* You can use PCI_ANY_ID here of course */
1583 u32 class; /* You can use PCI_ANY_ID here too */
1584 unsigned int class_shift; /* should be 0, 8, 16 */
1585 void (*hook)(struct pci_dev *dev);
1588 enum pci_fixup_pass {
1589 pci_fixup_early, /* Before probing BARs */
1590 pci_fixup_header, /* After reading configuration header */
1591 pci_fixup_final, /* Final phase of device fixups */
1592 pci_fixup_enable, /* pci_enable_device() time */
1593 pci_fixup_resume, /* pci_device_resume() */
1594 pci_fixup_suspend, /* pci_device_suspend() */
1595 pci_fixup_resume_early, /* pci_device_resume_early() */
1596 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1599 /* Anonymous variables would be nice... */
1600 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1601 class_shift, hook) \
1602 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
1603 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1604 = { vendor, device, class, class_shift, hook };
1606 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1607 class_shift, hook) \
1608 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1609 hook, vendor, device, class, class_shift, hook)
1610 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1611 class_shift, hook) \
1612 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1613 hook, vendor, device, class, class_shift, hook)
1614 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1615 class_shift, hook) \
1616 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1617 hook, vendor, device, class, class_shift, hook)
1618 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1619 class_shift, hook) \
1620 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1621 hook, vendor, device, class, class_shift, hook)
1622 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1623 class_shift, hook) \
1624 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1625 resume##hook, vendor, device, class, \
1627 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1628 class_shift, hook) \
1629 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1630 resume_early##hook, vendor, device, \
1631 class, class_shift, hook)
1632 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1633 class_shift, hook) \
1634 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1635 suspend##hook, vendor, device, class, \
1637 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1638 class_shift, hook) \
1639 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1640 suspend_late##hook, vendor, device, \
1641 class, class_shift, hook)
1643 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1644 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1645 hook, vendor, device, PCI_ANY_ID, 0, hook)
1646 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1647 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1648 hook, vendor, device, PCI_ANY_ID, 0, hook)
1649 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1650 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1651 hook, vendor, device, PCI_ANY_ID, 0, hook)
1652 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1653 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1654 hook, vendor, device, PCI_ANY_ID, 0, hook)
1655 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1656 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1657 resume##hook, vendor, device, \
1658 PCI_ANY_ID, 0, hook)
1659 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1660 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1661 resume_early##hook, vendor, device, \
1662 PCI_ANY_ID, 0, hook)
1663 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1664 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1665 suspend##hook, vendor, device, \
1666 PCI_ANY_ID, 0, hook)
1667 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1668 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1669 suspend_late##hook, vendor, device, \
1670 PCI_ANY_ID, 0, hook)
1672 #ifdef CONFIG_PCI_QUIRKS
1673 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1674 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
1675 void pci_dev_specific_enable_acs(struct pci_dev *dev);
1677 static inline void pci_fixup_device(enum pci_fixup_pass pass,
1678 struct pci_dev *dev) { }
1679 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1684 static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
1687 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1688 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1689 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1690 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1691 int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
1693 void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
1695 extern int pci_pci_problems;
1696 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1697 #define PCIPCI_TRITON 2
1698 #define PCIPCI_NATOMA 4
1699 #define PCIPCI_VIAETBF 8
1700 #define PCIPCI_VSFX 16
1701 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1702 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1704 extern unsigned long pci_cardbus_io_size;
1705 extern unsigned long pci_cardbus_mem_size;
1706 extern u8 pci_dfl_cache_line_size;
1707 extern u8 pci_cache_line_size;
1709 extern unsigned long pci_hotplug_io_size;
1710 extern unsigned long pci_hotplug_mem_size;
1712 /* Architecture-specific versions may override these (weak) */
1713 void pcibios_disable_device(struct pci_dev *dev);
1714 void pcibios_set_master(struct pci_dev *dev);
1715 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1716 enum pcie_reset_state state);
1717 int pcibios_add_device(struct pci_dev *dev);
1718 void pcibios_release_device(struct pci_dev *dev);
1719 void pcibios_penalize_isa_irq(int irq, int active);
1720 int pcibios_alloc_irq(struct pci_dev *dev);
1721 void pcibios_free_irq(struct pci_dev *dev);
1723 #ifdef CONFIG_HIBERNATE_CALLBACKS
1724 extern struct dev_pm_ops pcibios_pm_ops;
1727 #ifdef CONFIG_PCI_MMCONFIG
1728 void __init pci_mmcfg_early_init(void);
1729 void __init pci_mmcfg_late_init(void);
1731 static inline void pci_mmcfg_early_init(void) { }
1732 static inline void pci_mmcfg_late_init(void) { }
1735 int pci_ext_cfg_avail(void);
1737 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
1738 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
1740 #ifdef CONFIG_PCI_IOV
1741 int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1742 int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1744 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1745 void pci_disable_sriov(struct pci_dev *dev);
1746 int pci_num_vf(struct pci_dev *dev);
1747 int pci_vfs_assigned(struct pci_dev *dev);
1748 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1749 int pci_sriov_get_totalvfs(struct pci_dev *dev);
1750 resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
1752 static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1756 static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1760 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1762 static inline void pci_disable_sriov(struct pci_dev *dev) { }
1763 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
1764 static inline int pci_vfs_assigned(struct pci_dev *dev)
1766 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1768 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1770 static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1774 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1775 void pci_hp_create_module_link(struct pci_slot *pci_slot);
1776 void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1780 * pci_pcie_cap - get the saved PCIe capability offset
1783 * PCIe capability offset is calculated at PCI device initialization
1784 * time and saved in the data structure. This function returns saved
1785 * PCIe capability offset. Using this instead of pci_find_capability()
1786 * reduces unnecessary search in the PCI configuration space. If you
1787 * need to calculate PCIe capability offset from raw device for some
1788 * reasons, please use pci_find_capability() instead.
1790 static inline int pci_pcie_cap(struct pci_dev *dev)
1792 return dev->pcie_cap;
1796 * pci_is_pcie - check if the PCI device is PCI Express capable
1799 * Returns: true if the PCI device is PCI Express capable, false otherwise.
1801 static inline bool pci_is_pcie(struct pci_dev *dev)
1803 return pci_pcie_cap(dev);
1807 * pcie_caps_reg - get the PCIe Capabilities Register
1810 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1812 return dev->pcie_flags_reg;
1816 * pci_pcie_type - get the PCIe device/port type
1819 static inline int pci_pcie_type(const struct pci_dev *dev)
1821 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
1824 void pci_request_acs(void);
1825 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1826 bool pci_acs_path_enabled(struct pci_dev *start,
1827 struct pci_dev *end, u16 acs_flags);
1829 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1830 #define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
1832 /* Large Resource Data Type Tag Item Names */
1833 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1834 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1835 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1837 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1838 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1839 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1841 /* Small Resource Data Type Tag Item Names */
1842 #define PCI_VPD_STIN_END 0x0f /* End */
1844 #define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
1846 #define PCI_VPD_SRDT_TIN_MASK 0x78
1847 #define PCI_VPD_SRDT_LEN_MASK 0x07
1848 #define PCI_VPD_LRDT_TIN_MASK 0x7f
1850 #define PCI_VPD_LRDT_TAG_SIZE 3
1851 #define PCI_VPD_SRDT_TAG_SIZE 1
1853 #define PCI_VPD_INFO_FLD_HDR_SIZE 3
1855 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1856 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1857 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1858 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
1861 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1862 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1864 * Returns the extracted Large Resource Data Type length.
1866 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1868 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1872 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
1873 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1875 * Returns the extracted Large Resource Data Type Tag item.
1877 static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
1879 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
1883 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1884 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1886 * Returns the extracted Small Resource Data Type length.
1888 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1890 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1894 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
1895 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1897 * Returns the extracted Small Resource Data Type Tag Item.
1899 static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
1901 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
1905 * pci_vpd_info_field_size - Extracts the information field length
1906 * @lrdt: Pointer to the beginning of an information field header
1908 * Returns the extracted information field length.
1910 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1912 return info_field[2];
1916 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1917 * @buf: Pointer to buffered vpd data
1918 * @off: The offset into the buffer at which to begin the search
1919 * @len: The length of the vpd buffer
1920 * @rdt: The Resource Data Type to search for
1922 * Returns the index where the Resource Data Type was found or
1923 * -ENOENT otherwise.
1925 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1928 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1929 * @buf: Pointer to buffered vpd data
1930 * @off: The offset into the buffer at which to begin the search
1931 * @len: The length of the buffer area, relative to off, in which to search
1932 * @kw: The keyword to search for
1934 * Returns the index where the information field keyword was found or
1935 * -ENOENT otherwise.
1937 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1938 unsigned int len, const char *kw);
1940 /* PCI <-> OF binding helpers */
1944 void pci_set_of_node(struct pci_dev *dev);
1945 void pci_release_of_node(struct pci_dev *dev);
1946 void pci_set_bus_of_node(struct pci_bus *bus);
1947 void pci_release_bus_of_node(struct pci_bus *bus);
1948 struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
1950 /* Arch may override this (weak) */
1951 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
1953 static inline struct device_node *
1954 pci_device_to_OF_node(const struct pci_dev *pdev)
1956 return pdev ? pdev->dev.of_node : NULL;
1959 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1961 return bus ? bus->dev.of_node : NULL;
1964 #else /* CONFIG_OF */
1965 static inline void pci_set_of_node(struct pci_dev *dev) { }
1966 static inline void pci_release_of_node(struct pci_dev *dev) { }
1967 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1968 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1969 static inline struct device_node *
1970 pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
1971 static inline struct irq_domain *
1972 pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
1973 #endif /* CONFIG_OF */
1976 struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
1979 pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
1981 static inline struct irq_domain *
1982 pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
1986 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1988 return pdev->dev.archdata.edev;
1992 int pci_for_each_dma_alias(struct pci_dev *pdev,
1993 int (*fn)(struct pci_dev *pdev,
1994 u16 alias, void *data), void *data);
1996 /* helper functions for operation of device flag */
1997 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1999 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2001 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2003 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2005 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2007 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2011 * pci_ari_enabled - query ARI forwarding status
2014 * Returns true if ARI forwarding is enabled.
2016 static inline bool pci_ari_enabled(struct pci_bus *bus)
2018 return bus->self && bus->self->ari_enabled;
2021 /* provide the legacy pci_dma_* API */
2022 #include <linux/pci-dma-compat.h>
2024 #endif /* LINUX_PCI_H */