]> git.karo-electronics.de Git - mv-sheeva.git/blob - include/video/omapdss.h
OMAP: DSS2: DSI: add option to leave DSI lanes powered on
[mv-sheeva.git] / include / video / omapdss.h
1 /*
2  * Copyright (C) 2008 Nokia Corporation
3  * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of the GNU General Public License version 2 as published by
7  * the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program.  If not, see <http://www.gnu.org/licenses/>.
16  */
17
18 #ifndef __OMAP_OMAPDSS_H
19 #define __OMAP_OMAPDSS_H
20
21 #include <linux/list.h>
22 #include <linux/kobject.h>
23 #include <linux/device.h>
24 #include <linux/platform_device.h>
25 #include <asm/atomic.h>
26
27 #define DISPC_IRQ_FRAMEDONE             (1 << 0)
28 #define DISPC_IRQ_VSYNC                 (1 << 1)
29 #define DISPC_IRQ_EVSYNC_EVEN           (1 << 2)
30 #define DISPC_IRQ_EVSYNC_ODD            (1 << 3)
31 #define DISPC_IRQ_ACBIAS_COUNT_STAT     (1 << 4)
32 #define DISPC_IRQ_PROG_LINE_NUM         (1 << 5)
33 #define DISPC_IRQ_GFX_FIFO_UNDERFLOW    (1 << 6)
34 #define DISPC_IRQ_GFX_END_WIN           (1 << 7)
35 #define DISPC_IRQ_PAL_GAMMA_MASK        (1 << 8)
36 #define DISPC_IRQ_OCP_ERR               (1 << 9)
37 #define DISPC_IRQ_VID1_FIFO_UNDERFLOW   (1 << 10)
38 #define DISPC_IRQ_VID1_END_WIN          (1 << 11)
39 #define DISPC_IRQ_VID2_FIFO_UNDERFLOW   (1 << 12)
40 #define DISPC_IRQ_VID2_END_WIN          (1 << 13)
41 #define DISPC_IRQ_SYNC_LOST             (1 << 14)
42 #define DISPC_IRQ_SYNC_LOST_DIGIT       (1 << 15)
43 #define DISPC_IRQ_WAKEUP                (1 << 16)
44 #define DISPC_IRQ_SYNC_LOST2            (1 << 17)
45 #define DISPC_IRQ_VSYNC2                (1 << 18)
46 #define DISPC_IRQ_ACBIAS_COUNT_STAT2    (1 << 21)
47 #define DISPC_IRQ_FRAMEDONE2            (1 << 22)
48
49 struct omap_dss_device;
50 struct omap_overlay_manager;
51
52 enum omap_display_type {
53         OMAP_DISPLAY_TYPE_NONE          = 0,
54         OMAP_DISPLAY_TYPE_DPI           = 1 << 0,
55         OMAP_DISPLAY_TYPE_DBI           = 1 << 1,
56         OMAP_DISPLAY_TYPE_SDI           = 1 << 2,
57         OMAP_DISPLAY_TYPE_DSI           = 1 << 3,
58         OMAP_DISPLAY_TYPE_VENC          = 1 << 4,
59         OMAP_DISPLAY_TYPE_HDMI          = 1 << 5,
60 };
61
62 enum omap_plane {
63         OMAP_DSS_GFX    = 0,
64         OMAP_DSS_VIDEO1 = 1,
65         OMAP_DSS_VIDEO2 = 2
66 };
67
68 enum omap_channel {
69         OMAP_DSS_CHANNEL_LCD    = 0,
70         OMAP_DSS_CHANNEL_DIGIT  = 1,
71         OMAP_DSS_CHANNEL_LCD2   = 2,
72 };
73
74 enum omap_color_mode {
75         OMAP_DSS_COLOR_CLUT1    = 1 << 0,  /* BITMAP 1 */
76         OMAP_DSS_COLOR_CLUT2    = 1 << 1,  /* BITMAP 2 */
77         OMAP_DSS_COLOR_CLUT4    = 1 << 2,  /* BITMAP 4 */
78         OMAP_DSS_COLOR_CLUT8    = 1 << 3,  /* BITMAP 8 */
79         OMAP_DSS_COLOR_RGB12U   = 1 << 4,  /* RGB12, 16-bit container */
80         OMAP_DSS_COLOR_ARGB16   = 1 << 5,  /* ARGB16 */
81         OMAP_DSS_COLOR_RGB16    = 1 << 6,  /* RGB16 */
82         OMAP_DSS_COLOR_RGB24U   = 1 << 7,  /* RGB24, 32-bit container */
83         OMAP_DSS_COLOR_RGB24P   = 1 << 8,  /* RGB24, 24-bit container */
84         OMAP_DSS_COLOR_YUV2     = 1 << 9,  /* YUV2 4:2:2 co-sited */
85         OMAP_DSS_COLOR_UYVY     = 1 << 10, /* UYVY 4:2:2 co-sited */
86         OMAP_DSS_COLOR_ARGB32   = 1 << 11, /* ARGB32 */
87         OMAP_DSS_COLOR_RGBA32   = 1 << 12, /* RGBA32 */
88         OMAP_DSS_COLOR_RGBX32   = 1 << 13, /* RGBx32 */
89 };
90
91 enum omap_lcd_display_type {
92         OMAP_DSS_LCD_DISPLAY_STN,
93         OMAP_DSS_LCD_DISPLAY_TFT,
94 };
95
96 enum omap_dss_load_mode {
97         OMAP_DSS_LOAD_CLUT_AND_FRAME    = 0,
98         OMAP_DSS_LOAD_CLUT_ONLY         = 1,
99         OMAP_DSS_LOAD_FRAME_ONLY        = 2,
100         OMAP_DSS_LOAD_CLUT_ONCE_FRAME   = 3,
101 };
102
103 enum omap_dss_trans_key_type {
104         OMAP_DSS_COLOR_KEY_GFX_DST = 0,
105         OMAP_DSS_COLOR_KEY_VID_SRC = 1,
106 };
107
108 enum omap_rfbi_te_mode {
109         OMAP_DSS_RFBI_TE_MODE_1 = 1,
110         OMAP_DSS_RFBI_TE_MODE_2 = 2,
111 };
112
113 enum omap_panel_config {
114         OMAP_DSS_LCD_IVS                = 1<<0,
115         OMAP_DSS_LCD_IHS                = 1<<1,
116         OMAP_DSS_LCD_IPC                = 1<<2,
117         OMAP_DSS_LCD_IEO                = 1<<3,
118         OMAP_DSS_LCD_RF                 = 1<<4,
119         OMAP_DSS_LCD_ONOFF              = 1<<5,
120
121         OMAP_DSS_LCD_TFT                = 1<<20,
122 };
123
124 enum omap_dss_venc_type {
125         OMAP_DSS_VENC_TYPE_COMPOSITE,
126         OMAP_DSS_VENC_TYPE_SVIDEO,
127 };
128
129 enum omap_display_caps {
130         OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE      = 1 << 0,
131         OMAP_DSS_DISPLAY_CAP_TEAR_ELIM          = 1 << 1,
132 };
133
134 enum omap_dss_update_mode {
135         OMAP_DSS_UPDATE_DISABLED = 0,
136         OMAP_DSS_UPDATE_AUTO,
137         OMAP_DSS_UPDATE_MANUAL,
138 };
139
140 enum omap_dss_display_state {
141         OMAP_DSS_DISPLAY_DISABLED = 0,
142         OMAP_DSS_DISPLAY_ACTIVE,
143         OMAP_DSS_DISPLAY_SUSPENDED,
144 };
145
146 /* XXX perhaps this should be removed */
147 enum omap_dss_overlay_managers {
148         OMAP_DSS_OVL_MGR_LCD,
149         OMAP_DSS_OVL_MGR_TV,
150         OMAP_DSS_OVL_MGR_LCD2,
151 };
152
153 enum omap_dss_rotation_type {
154         OMAP_DSS_ROT_DMA = 0,
155         OMAP_DSS_ROT_VRFB = 1,
156 };
157
158 /* clockwise rotation angle */
159 enum omap_dss_rotation_angle {
160         OMAP_DSS_ROT_0   = 0,
161         OMAP_DSS_ROT_90  = 1,
162         OMAP_DSS_ROT_180 = 2,
163         OMAP_DSS_ROT_270 = 3,
164 };
165
166 enum omap_overlay_caps {
167         OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
168         OMAP_DSS_OVL_CAP_DISPC = 1 << 1,
169 };
170
171 enum omap_overlay_manager_caps {
172         OMAP_DSS_OVL_MGR_CAP_DISPC = 1 << 0,
173 };
174
175 enum omap_dss_clk_source {
176         OMAP_DSS_CLK_SRC_FCK = 0,               /* OMAP2/3: DSS1_ALWON_FCLK
177                                                  * OMAP4: DSS_FCLK */
178         OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC,   /* OMAP3: DSI1_PLL_FCLK
179                                                  * OMAP4: PLL1_CLK1 */
180         OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI,     /* OMAP3: DSI2_PLL_FCLK
181                                                  * OMAP4: PLL1_CLK2 */
182 };
183
184 /* RFBI */
185
186 struct rfbi_timings {
187         int cs_on_time;
188         int cs_off_time;
189         int we_on_time;
190         int we_off_time;
191         int re_on_time;
192         int re_off_time;
193         int we_cycle_time;
194         int re_cycle_time;
195         int cs_pulse_width;
196         int access_time;
197
198         int clk_div;
199
200         u32 tim[5];             /* set by rfbi_convert_timings() */
201
202         int converted;
203 };
204
205 void omap_rfbi_write_command(const void *buf, u32 len);
206 void omap_rfbi_read_data(void *buf, u32 len);
207 void omap_rfbi_write_data(const void *buf, u32 len);
208 void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
209                 u16 x, u16 y,
210                 u16 w, u16 h);
211 int omap_rfbi_enable_te(bool enable, unsigned line);
212 int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
213                              unsigned hs_pulse_time, unsigned vs_pulse_time,
214                              int hs_pol_inv, int vs_pol_inv, int extif_div);
215
216 /* DSI */
217 void dsi_bus_lock(void);
218 void dsi_bus_unlock(void);
219 int dsi_vc_dcs_write(int channel, u8 *data, int len);
220 int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd);
221 int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param);
222 int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len);
223 int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen);
224 int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data);
225 int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2);
226 int dsi_vc_set_max_rx_packet_size(int channel, u16 len);
227 int dsi_vc_send_null(int channel);
228 int dsi_vc_send_bta_sync(int channel);
229
230 /* Board specific data */
231 struct omap_dss_board_info {
232         int (*get_last_off_on_transaction_id)(struct device *dev);
233         int num_devices;
234         struct omap_dss_device **devices;
235         struct omap_dss_device *default_device;
236 };
237
238 #if defined(CONFIG_OMAP2_DSS_MODULE) || defined(CONFIG_OMAP2_DSS)
239 /* Init with the board info */
240 extern int omap_display_init(struct omap_dss_board_info *board_data);
241 #else
242 static inline int omap_display_init(struct omap_dss_board_info *board_data)
243 {
244         return 0;
245 }
246 #endif
247
248 struct omap_display_platform_data {
249         struct omap_dss_board_info *board_data;
250         /* TODO: Additional members to be added when PM is considered */
251
252         bool (*opt_clock_available)(const char *clk_role);
253 };
254
255 struct omap_video_timings {
256         /* Unit: pixels */
257         u16 x_res;
258         /* Unit: pixels */
259         u16 y_res;
260         /* Unit: KHz */
261         u32 pixel_clock;
262         /* Unit: pixel clocks */
263         u16 hsw;        /* Horizontal synchronization pulse width */
264         /* Unit: pixel clocks */
265         u16 hfp;        /* Horizontal front porch */
266         /* Unit: pixel clocks */
267         u16 hbp;        /* Horizontal back porch */
268         /* Unit: line clocks */
269         u16 vsw;        /* Vertical synchronization pulse width */
270         /* Unit: line clocks */
271         u16 vfp;        /* Vertical front porch */
272         /* Unit: line clocks */
273         u16 vbp;        /* Vertical back porch */
274 };
275
276 #ifdef CONFIG_OMAP2_DSS_VENC
277 /* Hardcoded timings for tv modes. Venc only uses these to
278  * identify the mode, and does not actually use the configs
279  * itself. However, the configs should be something that
280  * a normal monitor can also show */
281 extern const struct omap_video_timings omap_dss_pal_timings;
282 extern const struct omap_video_timings omap_dss_ntsc_timings;
283 #endif
284
285 struct omap_overlay_info {
286         bool enabled;
287
288         u32 paddr;
289         void __iomem *vaddr;
290         u16 screen_width;
291         u16 width;
292         u16 height;
293         enum omap_color_mode color_mode;
294         u8 rotation;
295         enum omap_dss_rotation_type rotation_type;
296         bool mirror;
297
298         u16 pos_x;
299         u16 pos_y;
300         u16 out_width;  /* if 0, out_width == width */
301         u16 out_height; /* if 0, out_height == height */
302         u8 global_alpha;
303         u8 pre_mult_alpha;
304 };
305
306 struct omap_overlay {
307         struct kobject kobj;
308         struct list_head list;
309
310         /* static fields */
311         const char *name;
312         int id;
313         enum omap_color_mode supported_modes;
314         enum omap_overlay_caps caps;
315
316         /* dynamic fields */
317         struct omap_overlay_manager *manager;
318         struct omap_overlay_info info;
319
320         /* if true, info has been changed, but not applied() yet */
321         bool info_dirty;
322
323         int (*set_manager)(struct omap_overlay *ovl,
324                 struct omap_overlay_manager *mgr);
325         int (*unset_manager)(struct omap_overlay *ovl);
326
327         int (*set_overlay_info)(struct omap_overlay *ovl,
328                         struct omap_overlay_info *info);
329         void (*get_overlay_info)(struct omap_overlay *ovl,
330                         struct omap_overlay_info *info);
331
332         int (*wait_for_go)(struct omap_overlay *ovl);
333 };
334
335 struct omap_overlay_manager_info {
336         u32 default_color;
337
338         enum omap_dss_trans_key_type trans_key_type;
339         u32 trans_key;
340         bool trans_enabled;
341
342         bool alpha_enabled;
343 };
344
345 struct omap_overlay_manager {
346         struct kobject kobj;
347         struct list_head list;
348
349         /* static fields */
350         const char *name;
351         int id;
352         enum omap_overlay_manager_caps caps;
353         int num_overlays;
354         struct omap_overlay **overlays;
355         enum omap_display_type supported_displays;
356
357         /* dynamic fields */
358         struct omap_dss_device *device;
359         struct omap_overlay_manager_info info;
360
361         bool device_changed;
362         /* if true, info has been changed but not applied() yet */
363         bool info_dirty;
364
365         int (*set_device)(struct omap_overlay_manager *mgr,
366                 struct omap_dss_device *dssdev);
367         int (*unset_device)(struct omap_overlay_manager *mgr);
368
369         int (*set_manager_info)(struct omap_overlay_manager *mgr,
370                         struct omap_overlay_manager_info *info);
371         void (*get_manager_info)(struct omap_overlay_manager *mgr,
372                         struct omap_overlay_manager_info *info);
373
374         int (*apply)(struct omap_overlay_manager *mgr);
375         int (*wait_for_go)(struct omap_overlay_manager *mgr);
376         int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
377
378         int (*enable)(struct omap_overlay_manager *mgr);
379         int (*disable)(struct omap_overlay_manager *mgr);
380 };
381
382 struct omap_dss_device {
383         struct device dev;
384
385         enum omap_display_type type;
386
387         enum omap_channel channel;
388
389         union {
390                 struct {
391                         u8 data_lines;
392                 } dpi;
393
394                 struct {
395                         u8 channel;
396                         u8 data_lines;
397                 } rfbi;
398
399                 struct {
400                         u8 datapairs;
401                 } sdi;
402
403                 struct {
404                         u8 clk_lane;
405                         u8 clk_pol;
406                         u8 data1_lane;
407                         u8 data1_pol;
408                         u8 data2_lane;
409                         u8 data2_pol;
410
411                         bool ext_te;
412                         u8 ext_te_gpio;
413                 } dsi;
414
415                 struct {
416                         enum omap_dss_venc_type type;
417                         bool invert_polarity;
418                 } venc;
419         } phy;
420
421         struct {
422                 struct {
423                         struct {
424                                 u16 lck_div;
425                                 u16 pck_div;
426                                 enum omap_dss_clk_source lcd_clk_src;
427                         } channel;
428
429                         enum omap_dss_clk_source dispc_fclk_src;
430                 } dispc;
431
432                 struct {
433                         u16 regn;
434                         u16 regm;
435                         u16 regm_dispc;
436                         u16 regm_dsi;
437
438                         u16 lp_clk_div;
439                         enum omap_dss_clk_source dsi_fclk_src;
440                 } dsi;
441
442                 struct {
443                         u16 regn;
444                         u16 regm2;
445                 } hdmi;
446         } clocks;
447
448         struct {
449                 struct omap_video_timings timings;
450
451                 int acbi;       /* ac-bias pin transitions per interrupt */
452                 /* Unit: line clocks */
453                 int acb;        /* ac-bias pin frequency */
454
455                 enum omap_panel_config config;
456         } panel;
457
458         struct {
459                 u8 pixel_size;
460                 struct rfbi_timings rfbi_timings;
461         } ctrl;
462
463         int reset_gpio;
464
465         int max_backlight_level;
466
467         const char *name;
468
469         /* used to match device to driver */
470         const char *driver_name;
471
472         void *data;
473
474         struct omap_dss_driver *driver;
475
476         /* helper variable for driver suspend/resume */
477         bool activate_after_resume;
478
479         enum omap_display_caps caps;
480
481         struct omap_overlay_manager *manager;
482
483         enum omap_dss_display_state state;
484
485         /* platform specific  */
486         int (*platform_enable)(struct omap_dss_device *dssdev);
487         void (*platform_disable)(struct omap_dss_device *dssdev);
488         int (*set_backlight)(struct omap_dss_device *dssdev, int level);
489         int (*get_backlight)(struct omap_dss_device *dssdev);
490 };
491
492 struct omap_dss_driver {
493         struct device_driver driver;
494
495         int (*probe)(struct omap_dss_device *);
496         void (*remove)(struct omap_dss_device *);
497
498         int (*enable)(struct omap_dss_device *display);
499         void (*disable)(struct omap_dss_device *display);
500         int (*suspend)(struct omap_dss_device *display);
501         int (*resume)(struct omap_dss_device *display);
502         int (*run_test)(struct omap_dss_device *display, int test);
503
504         int (*set_update_mode)(struct omap_dss_device *dssdev,
505                         enum omap_dss_update_mode);
506         enum omap_dss_update_mode (*get_update_mode)(
507                         struct omap_dss_device *dssdev);
508
509         int (*update)(struct omap_dss_device *dssdev,
510                                u16 x, u16 y, u16 w, u16 h);
511         int (*sync)(struct omap_dss_device *dssdev);
512
513         int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
514         int (*get_te)(struct omap_dss_device *dssdev);
515
516         u8 (*get_rotate)(struct omap_dss_device *dssdev);
517         int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
518
519         bool (*get_mirror)(struct omap_dss_device *dssdev);
520         int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
521
522         int (*memory_read)(struct omap_dss_device *dssdev,
523                         void *buf, size_t size,
524                         u16 x, u16 y, u16 w, u16 h);
525
526         void (*get_resolution)(struct omap_dss_device *dssdev,
527                         u16 *xres, u16 *yres);
528         void (*get_dimensions)(struct omap_dss_device *dssdev,
529                         u32 *width, u32 *height);
530         int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
531
532         int (*check_timings)(struct omap_dss_device *dssdev,
533                         struct omap_video_timings *timings);
534         void (*set_timings)(struct omap_dss_device *dssdev,
535                         struct omap_video_timings *timings);
536         void (*get_timings)(struct omap_dss_device *dssdev,
537                         struct omap_video_timings *timings);
538
539         int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
540         u32 (*get_wss)(struct omap_dss_device *dssdev);
541 };
542
543 int omap_dss_register_driver(struct omap_dss_driver *);
544 void omap_dss_unregister_driver(struct omap_dss_driver *);
545
546 void omap_dss_get_device(struct omap_dss_device *dssdev);
547 void omap_dss_put_device(struct omap_dss_device *dssdev);
548 #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
549 struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
550 struct omap_dss_device *omap_dss_find_device(void *data,
551                 int (*match)(struct omap_dss_device *dssdev, void *data));
552
553 int omap_dss_start_device(struct omap_dss_device *dssdev);
554 void omap_dss_stop_device(struct omap_dss_device *dssdev);
555
556 int omap_dss_get_num_overlay_managers(void);
557 struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
558
559 int omap_dss_get_num_overlays(void);
560 struct omap_overlay *omap_dss_get_overlay(int num);
561
562 void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
563                 u16 *xres, u16 *yres);
564 int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
565
566 typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
567 int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
568 int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
569
570 int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
571 int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
572                 unsigned long timeout);
573
574 #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
575 #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
576
577 void omapdss_dsi_vc_enable_hs(int channel, bool enable);
578 int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
579
580 int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
581                                     u16 *x, u16 *y, u16 *w, u16 *h,
582                                     bool enlarge_update_area);
583 int omap_dsi_update(struct omap_dss_device *dssdev,
584                 int channel,
585                 u16 x, u16 y, u16 w, u16 h,
586                 void (*callback)(int, void *), void *data);
587 int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
588 int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
589 void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
590
591 int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
592 void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
593                 bool disconnect_lanes);
594
595 int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
596 void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
597 void dpi_set_timings(struct omap_dss_device *dssdev,
598                         struct omap_video_timings *timings);
599 int dpi_check_timings(struct omap_dss_device *dssdev,
600                         struct omap_video_timings *timings);
601
602 int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
603 void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
604
605 int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
606 void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
607 int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
608                 u16 *x, u16 *y, u16 *w, u16 *h);
609 int omap_rfbi_update(struct omap_dss_device *dssdev,
610                 u16 x, u16 y, u16 w, u16 h,
611                 void (*callback)(void *), void *data);
612
613 #endif