]> git.karo-electronics.de Git - karo-tx-linux.git/commit
ARM: 6941/1: cache: ensure MVA is cacheline aligned in flush_kern_dcache_area
authorWill Deacon <will.deacon@arm.com>
Thu, 26 May 2011 10:20:19 +0000 (11:20 +0100)
committerGreg Kroah-Hartman <gregkh@suse.de>
Fri, 3 Jun 2011 01:34:43 +0000 (10:34 +0900)
commitf311af550d6d24b03c1c911572192bc95fe58404
tree7dff8e2d143a5fc281bd0eadd17ac12ffddb0561
parent5bbf11bd6cac2d02b6054eb1ecba1ead7dc7191b
ARM: 6941/1: cache: ensure MVA is cacheline aligned in flush_kern_dcache_area

commit a248b13b21ae00b97638b4f435c8df3075808b5d upstream.

The v6 and v7 implementations of flush_kern_dcache_area do not align
the passed MVA to the size of a cacheline in the data cache. If a
misaligned address is used, only a subset of the requested area will
be flushed. This has been observed to cause failures in SMP boot where
the secondary_data initialised by the primary CPU is not cacheline
aligned, causing the secondary CPUs to read incorrect values for their
pgd and stack pointers.

This patch ensures that the base address is cacheline aligned before
flushing the d-cache.

Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Signed-off-by: Will Deacon <will.deacon@arm.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
arch/arm/mm/cache-v6.S
arch/arm/mm/cache-v7.S