]> git.karo-electronics.de Git - linux-beck.git/commitdiff
clk: tegra: Add Super Gen5 Logic
authorBill Huang <bilhuang@nvidia.com>
Thu, 18 Jun 2015 21:28:35 +0000 (17:28 -0400)
committerThierry Reding <treding@nvidia.com>
Thu, 17 Dec 2015 12:37:55 +0000 (13:37 +0100)
Super clock divider control and clock source mux of Tegra210 has changed
a little against prior SoCs, this patch adds Gen5 logic to address those
differences.

Signed-off-by: Bill Huang <bilhuang@nvidia.com>
Signed-off-by: Rhyland Klein <rklein@nvidia.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
drivers/clk/tegra/clk-tegra-super-gen4.c
drivers/clk/tegra/clk.h

index 5b1d723932c5e07e4a2dd6efce31cf02f0d12b0f..4559a20e3af6e424e52c7b08930cd7664965fea2 100644 (file)
 #define CCLKLP_BURST_POLICY 0x370
 #define SCLK_BURST_POLICY 0x028
 #define SYSTEM_CLK_RATE 0x030
+#define SCLK_DIVIDER 0x2c
 
 static DEFINE_SPINLOCK(sysrate_lock);
 
+enum tegra_super_gen {
+       gen4 = 4,
+       gen5,
+};
+
+struct tegra_super_gen_info {
+       enum tegra_super_gen gen;
+       const char **sclk_parents;
+       const char **cclk_g_parents;
+       const char **cclk_lp_parents;
+       int num_sclk_parents;
+       int num_cclk_g_parents;
+       int num_cclk_lp_parents;
+};
+
 static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
                               "pll_p", "pll_p_out2", "unused",
                               "clk_32k", "pll_m_out1" };
@@ -51,21 +67,81 @@ static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
                                         "pll_p", "pll_p_out4", "unused",
                                         "unused", "pll_x", "pll_x_out0" };
 
+const struct tegra_super_gen_info tegra_super_gen_info_gen4 = {
+       .gen = gen4,
+       .sclk_parents = sclk_parents,
+       .cclk_g_parents = cclk_g_parents,
+       .cclk_lp_parents = cclk_lp_parents,
+       .num_sclk_parents = ARRAY_SIZE(sclk_parents),
+       .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents),
+       .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents),
+};
+
+static const char *sclk_parents_gen5[] = { "clk_m", "pll_c_out1", "pll_c4_out3",
+                              "pll_p", "pll_p_out2", "pll_c4_out1",
+                              "clk_32k", "pll_c4_out2" };
+
+static const char *cclk_g_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
+                                       "pll_p", "pll_p_out4", "unused",
+                                       "unused", "pll_x", "unused", "unused",
+                                       "unused", "unused", "unused", "unused",
+                                       "dfllCPU_out" };
+
+static const char *cclk_lp_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
+                                       "pll_p", "pll_p_out4", "unused",
+                                       "unused", "pll_x", "unused", "unused",
+                                       "unused", "unused", "unused", "unused",
+                                       "dfllCPU_out" };
+
+const struct tegra_super_gen_info tegra_super_gen_info_gen5 = {
+       .gen = gen5,
+       .sclk_parents = sclk_parents_gen5,
+       .cclk_g_parents = cclk_g_parents_gen5,
+       .cclk_lp_parents = cclk_lp_parents_gen5,
+       .num_sclk_parents = ARRAY_SIZE(sclk_parents_gen5),
+       .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents_gen5),
+       .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents_gen5),
+};
+
 static void __init tegra_sclk_init(void __iomem *clk_base,
-                               struct tegra_clk *tegra_clks)
+                               struct tegra_clk *tegra_clks,
+                               const struct tegra_super_gen_info *gen_info)
 {
        struct clk *clk;
        struct clk **dt_clk;
 
-       /* SCLK */
-       dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
+       /* SCLK_MUX */
+       dt_clk = tegra_lookup_dt_id(tegra_clk_sclk_mux, tegra_clks);
        if (dt_clk) {
-               clk = tegra_clk_register_super_mux("sclk", sclk_parents,
-                                               ARRAY_SIZE(sclk_parents),
+               clk = tegra_clk_register_super_mux("sclk_mux",
+                                               gen_info->sclk_parents,
+                                               gen_info->num_sclk_parents,
                                                CLK_SET_RATE_PARENT,
                                                clk_base + SCLK_BURST_POLICY,
                                                0, 4, 0, 0, NULL);
                *dt_clk = clk;
+
+
+               /* SCLK */
+               dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
+               if (dt_clk) {
+                       clk = clk_register_divider(NULL, "sclk", "sclk_mux", 0,
+                                               clk_base + SCLK_DIVIDER, 0, 8,
+                                               0, &sysrate_lock);
+                       *dt_clk = clk;
+               }
+       } else {
+               /* SCLK */
+               dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
+               if (dt_clk) {
+                       clk = tegra_clk_register_super_mux("sclk",
+                                               gen_info->sclk_parents,
+                                               gen_info->num_sclk_parents,
+                                               CLK_SET_RATE_PARENT,
+                                               clk_base + SCLK_BURST_POLICY,
+                                               0, 4, 0, 0, NULL);
+                       *dt_clk = clk;
+               }
        }
 
        /* HCLK */
@@ -95,10 +171,11 @@ static void __init tegra_sclk_init(void __iomem *clk_base,
        *dt_clk = clk;
 }
 
-void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
+void __init tegra_super_clk_init(void __iomem *clk_base,
                                void __iomem *pmc_base,
                                struct tegra_clk *tegra_clks,
-                               struct tegra_clk_pll_params *params)
+                               struct tegra_clk_pll_params *params,
+                               const struct tegra_super_gen_info *gen_info)
 {
        struct clk *clk;
        struct clk **dt_clk;
@@ -106,28 +183,50 @@ void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
        /* CCLKG */
        dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_g, tegra_clks);
        if (dt_clk) {
-               clk = tegra_clk_register_super_mux("cclk_g", cclk_g_parents,
-                                       ARRAY_SIZE(cclk_g_parents),
+               if (gen_info->gen == gen5) {
+                       clk = tegra_clk_register_super_mux("cclk_g",
+                                       gen_info->cclk_g_parents,
+                                       gen_info->num_cclk_g_parents,
+                                       CLK_SET_RATE_PARENT,
+                                       clk_base + CCLKG_BURST_POLICY,
+                                       0, 4, 8, 0, NULL);
+               } else {
+                       clk = tegra_clk_register_super_mux("cclk_g",
+                                       gen_info->cclk_g_parents,
+                                       gen_info->num_cclk_g_parents,
                                        CLK_SET_RATE_PARENT,
                                        clk_base + CCLKG_BURST_POLICY,
                                        0, 4, 0, 0, NULL);
+               }
                *dt_clk = clk;
        }
 
        /* CCLKLP */
        dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_lp, tegra_clks);
        if (dt_clk) {
-               clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
-                                       ARRAY_SIZE(cclk_lp_parents),
+               if (gen_info->gen == gen5) {
+                       clk = tegra_clk_register_super_mux("cclk_lp",
+                                       gen_info->cclk_lp_parents,
+                                       gen_info->num_cclk_lp_parents,
+                                       CLK_SET_RATE_PARENT,
+                                       clk_base + CCLKLP_BURST_POLICY,
+                                       0, 4, 8, 0, NULL);
+               } else {
+                       clk = tegra_clk_register_super_mux("cclk_lp",
+                                       gen_info->cclk_lp_parents,
+                                       gen_info->num_cclk_lp_parents,
                                        CLK_SET_RATE_PARENT,
                                        clk_base + CCLKLP_BURST_POLICY,
                                        TEGRA_DIVIDER_2, 4, 8, 9, NULL);
+               }
                *dt_clk = clk;
        }
 
-       tegra_sclk_init(clk_base, tegra_clks);
+       tegra_sclk_init(clk_base, tegra_clks, gen_info);
 
-#if defined(CONFIG_ARCH_TEGRA_114_SOC) || defined(CONFIG_ARCH_TEGRA_124_SOC)
+#if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
+    defined(CONFIG_ARCH_TEGRA_124_SOC) || \
+    defined(CONFIG_ARCH_TEGRA_210_SOC)
        /* PLLX */
        dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x, tegra_clks);
        if (!dt_clk)
@@ -148,3 +247,20 @@ void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
 #endif
 }
 
+void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
+                               void __iomem *pmc_base,
+                               struct tegra_clk *tegra_clks,
+                               struct tegra_clk_pll_params *params)
+{
+       tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
+                            &tegra_super_gen_info_gen4);
+}
+
+void __init tegra_super_clk_gen5_init(void __iomem *clk_base,
+                               void __iomem *pmc_base,
+                               struct tegra_clk *tegra_clks,
+                               struct tegra_clk_pll_params *params)
+{
+       tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
+                            &tegra_super_gen_info_gen5);
+}
index 4883507c59dc29c9c2d4ddf990d2b61e4add5e9d..cb9670ee22a63b15d69487d78276932c3dd3f114 100644 (file)
@@ -740,6 +740,9 @@ int tegra_osc_clk_init(void __iomem *clk_base, struct tegra_clk *clks,
 void tegra_super_clk_gen4_init(void __iomem *clk_base,
                        void __iomem *pmc_base, struct tegra_clk *tegra_clks,
                        struct tegra_clk_pll_params *pll_params);
+void tegra_super_clk_gen5_init(void __iomem *clk_base,
+                       void __iomem *pmc_base, struct tegra_clk *tegra_clks,
+                       struct tegra_clk_pll_params *pll_params);
 
 #ifdef CONFIG_TEGRA_CLK_EMC
 struct clk *tegra_clk_register_emc(void __iomem *base, struct device_node *np,