]> git.karo-electronics.de Git - karo-tx-linux.git/commitdiff
MIPS: Cleanup LLBit handling in switch_to
authorPaul Burton <paul.burton@imgtec.com>
Mon, 17 Oct 2016 14:34:36 +0000 (15:34 +0100)
committerRalf Baechle <ralf@linux-mips.org>
Tue, 3 Jan 2017 15:34:42 +0000 (16:34 +0100)
Commit 7c151d3d5d7a ("MIPS: Make use of the ERETNC instruction on MIPS
R6") began clearing LLBit during context switches, but did so on all
systems where it is writable for unclear reasons & did so from a macro
with "software_ll_bit" in its name, which is intended to operate on the
ll_bit variable used by ll/sc emulation for old CPUs.

We do now need to clear LLBit on MIPSr6 systems where we'll use eretnc
to return to userland, but we don't need to do so on MIPSr5 systems with
a writable LLBit.

Move the clear to its own appropriately named macro, do it only for
MIPSr6 systems & comment about why.

Signed-off-by: Paul Burton <paul.burton@imgtec.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/14409/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
arch/mips/include/asm/switch_to.h

index c0ae27971e3108093fdc3952969d15bb3bfd5f30..e610473d61b8c9841c74c604e5ed970921eab1f0 100644 (file)
@@ -66,13 +66,18 @@ do {                                                                        \
 #define __mips_mt_fpaff_switch_to(prev) do { (void) (prev); } while (0)
 #endif
 
-#define __clear_software_ll_bit()                                      \
-do {   if (cpu_has_rw_llb) {                                           \
+/*
+ * Clear LLBit during context switches on MIPSr6 such that eretnc can be used
+ * unconditionally when returning to userland in entry.S.
+ */
+#define __clear_r6_hw_ll_bit() do {                                    \
+       if (cpu_has_mips_r6)                                            \
                write_c0_lladdr(0);                                     \
-       } else {                                                        \
-               if (!__builtin_constant_p(cpu_has_llsc) || !cpu_has_llsc)\
-                       ll_bit = 0;                                     \
-       }                                                               \
+} while (0)
+
+#define __clear_software_ll_bit() do {                                 \
+       if (!__builtin_constant_p(cpu_has_llsc) || !cpu_has_llsc)       \
+               ll_bit = 0;                                             \
 } while (0)
 
 /*
@@ -120,6 +125,7 @@ do {                                                                        \
                }                                                       \
                clear_c0_status(ST0_CU2);                               \
        }                                                               \
+       __clear_r6_hw_ll_bit();                                         \
        __clear_software_ll_bit();                                      \
        if (cpu_has_userlocal)                                          \
                write_c0_userlocal(task_thread_info(next)->tp_value);   \