]> git.karo-electronics.de Git - linux-beck.git/commitdiff
ARM: dts: msm: Add SDHC controller nodes for MSM8974 and DB8074 board
authorGeorgi Djakov <gdjakov@mm-sol.com>
Fri, 31 Jan 2014 14:21:56 +0000 (16:21 +0200)
committerKumar Gala <galak@codeaurora.org>
Thu, 22 May 2014 21:48:57 +0000 (16:48 -0500)
Add support for the 2 SDHC controllers on the DB8074 board.  The first
controller (at 0xf9824900) is connected to an on board soldered eMMC.
The second controller (at 0xf98a4900) is connected to a uSD card slot.

Signed-off-by: Georgi Djakov <gdjakov@mm-sol.com>
Signed-off-by: Kumar Gala <galak@codeaurora.org>
arch/arm/boot/dts/qcom-apq8074-dragonboard.dts
arch/arm/boot/dts/qcom-msm8974.dtsi

index 13ac3e222495c85f622e02d343f16e63a5363f6d..92320c4a76686a3bfafe5b0f340998fdb15fefbd 100644 (file)
@@ -3,4 +3,17 @@
 / {
        model = "Qualcomm APQ8074 Dragonboard";
        compatible = "qcom,apq8074-dragonboard", "qcom,apq8074";
+
+       soc: soc {
+               sdhci@f9824900 {
+                       bus-width = <8>;
+                       non-removable;
+                       status = "ok";
+               };
+
+               sdhci@f98a4900 {
+                       cd-gpios = <&msmgpio 62 0x1>;
+                       bus-width = <4>;
+               };
+       };
 };
index 23aa387450377a2fefa632b766a228e4b1a9bfb4..c530a33a10a0f8585368b2ed007c36aad7eacfc8 100644 (file)
                        clock-names = "core", "iface";
                };
 
+               sdhci@f9824900 {
+                       compatible = "qcom,sdhci-msm-v4";
+                       reg = <0xf9824900 0x11c>, <0xf9824000 0x800>;
+                       reg-names = "hc_mem", "core_mem";
+                       interrupts = <0 123 0>, <0 138 0>;
+                       interrupt-names = "hc_irq", "pwr_irq";
+                       clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>;
+                       clock-names = "core", "iface";
+                       status = "disabled";
+               };
+
+               sdhci@f98a4900 {
+                       compatible = "qcom,sdhci-msm-v4";
+                       reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>;
+                       reg-names = "hc_mem", "core_mem";
+                       interrupts = <0 125 0>, <0 221 0>;
+                       interrupt-names = "hc_irq", "pwr_irq";
+                       clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>;
+                       clock-names = "core", "iface";
+                       status = "disabled";
+               };
+
                rng@f9bff000 {
                        compatible = "qcom,prng";
                        reg = <0xf9bff000 0x200>;