]> git.karo-electronics.de Git - karo-tx-linux.git/commitdiff
ARM: 8593/1: cache-l2x0.c: Do not clear bit 23 in prefetch control register
authorAndrey Smirnov <andrew.smirnov@gmail.com>
Wed, 3 Aug 2016 19:33:34 +0000 (20:33 +0100)
committerRussell King <rmk+kernel@armlinux.org.uk>
Fri, 12 Aug 2016 15:47:04 +0000 (16:47 +0100)
As per L2C-310 TRM[1]:

"... You can control this feature using bits 30,27 and 23 of the
Prefetch Control Register. Bit 23 and 27 are only used if you set bit 30
HIGH..."

which means there is no need to clear bit 23 if bit 30 is being cleared.

[1] http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0246e/CJAJACBJ.html

Acked-by: Arnd Bergmann <arnd@arndb.de>
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
arch/arm/mm/cache-l2x0.c

index 7e624872bd6f79f81a4753933d47b58593c67e3f..ca5595fa072a7df63f75278b3704f1ad8207eeef 100644 (file)
@@ -709,11 +709,8 @@ static void __init l2c310_fixup(void __iomem *base, u32 cache_id,
        if (revision >= L310_CACHE_ID_RTL_R3P0 &&
            revision < L310_CACHE_ID_RTL_R3P2) {
                u32 val = l2x0_saved_regs.prefetch_ctrl;
-               /* I don't think bit23 is required here... but iMX6 does so */
-               if (val & (L310_PREFETCH_CTRL_DBL_LINEFILL |
-                          L310_PREFETCH_CTRL_DBL_LINEFILL_INCR)) {
-                       val &= ~(L310_PREFETCH_CTRL_DBL_LINEFILL |
-                                L310_PREFETCH_CTRL_DBL_LINEFILL_INCR);
+               if (val & L310_PREFETCH_CTRL_DBL_LINEFILL) {
+                       val &= ~L310_PREFETCH_CTRL_DBL_LINEFILL;
                        l2x0_saved_regs.prefetch_ctrl = val;
                        errata[n++] = "752271";
                }