]> git.karo-electronics.de Git - karo-tx-linux.git/commitdiff
staging: comedi: ni_stc.h: tidy up Interrupt_A_Enable_Register and bits
authorH Hartley Sweeten <hsweeten@visionengravers.com>
Fri, 1 May 2015 21:59:26 +0000 (14:59 -0700)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Sat, 9 May 2015 17:05:13 +0000 (19:05 +0200)
Rename the CamelCase. Use the BIT() macro to define the bits.

Signed-off-by: H Hartley Sweeten <hsweeten@visionengravers.com>
Reviewed-by: Ian Abbott <abbotti@mev.co.uk>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/staging/comedi/drivers/ni_mio_common.c
drivers/staging/comedi/drivers/ni_stc.h

index ea6eabdc6481bae5998177030216fb3691b7d2a1..0651aed7f4db329351c113d5428d9e3e046d7bfe 100644 (file)
@@ -366,7 +366,7 @@ static const struct mio_regmap m_series_stc_write_regmap[] = {
        [NISTC_G1_AUTOINC_REG]          = { 0x18a, 2 },
        [NISTC_AO_MODE3_REG]            = { 0x18c, 2 },
        [NISTC_RESET_REG]               = { 0x190, 2 },
-       [Interrupt_A_Enable_Register]   = { 0x192, 2 },
+       [NISTC_INTA_ENA_REG]            = { 0x192, 2 },
        [Second_IRQ_A_Enable_Register]  = { 0, 0 }, /* E-Series only */
        [Interrupt_B_Enable_Register]   = { 0x196, 2 },
        [Second_IRQ_B_Enable_Register]  = { 0, 0 }, /* E-Series only */
@@ -531,7 +531,7 @@ static inline void ni_set_bitfield(struct comedi_device *dev, int reg,
 
        spin_lock_irqsave(&devpriv->soft_reg_copy_lock, flags);
        switch (reg) {
-       case Interrupt_A_Enable_Register:
+       case NISTC_INTA_ENA_REG:
                devpriv->int_a_enable_reg &= ~bit_mask;
                devpriv->int_a_enable_reg |= bit_values & bit_mask;
                ni_stc_writew(dev, devpriv->int_a_enable_reg, reg);
@@ -1615,11 +1615,7 @@ static int ni_ai_reset(struct comedi_device *dev, struct comedi_subdevice *s)
        ni_stc_writew(dev, NISTC_RESET_AI_CFG_START | NISTC_RESET_AI,
                      NISTC_RESET_REG);
 
-       ni_set_bits(dev, Interrupt_A_Enable_Register,
-                   AI_SC_TC_Interrupt_Enable | AI_START1_Interrupt_Enable |
-                   AI_START2_Interrupt_Enable | AI_START_Interrupt_Enable |
-                   AI_STOP_Interrupt_Enable | AI_Error_Interrupt_Enable |
-                   AI_FIFO_Interrupt_Enable, 0);
+       ni_set_bits(dev, NISTC_INTA_ENA_REG, NISTC_INTA_ENA_AI_MASK, 0);
 
        ni_clear_ai_fifo(dev);
 
@@ -2323,7 +2319,7 @@ static int ni_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
 
                if (stop_count == 0) {
                        devpriv->ai_cmd2 |= NISTC_AI_CMD2_END_ON_EOS;
-                       interrupt_a_enable |= AI_STOP_Interrupt_Enable;
+                       interrupt_a_enable |= NISTC_INTA_ENA_AI_STOP;
                        /*  this is required to get the last sample for chanlist_len > 1, not sure why */
                        if (cmd->chanlist_len > 1)
                                start_stop_select |= NISTC_AI_STOP_POLARITY |
@@ -2426,11 +2422,11 @@ static int ni_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
 
        if (dev->irq) {
                /* interrupt on FIFO, errors, SC_TC */
-               interrupt_a_enable |= AI_Error_Interrupt_Enable |
-                   AI_SC_TC_Interrupt_Enable;
+               interrupt_a_enable |= NISTC_INTA_ENA_AI_ERR |
+                                     NISTC_INTA_ENA_AI_SC_TC;
 
 #ifndef PCIDMA
-               interrupt_a_enable |= AI_FIFO_Interrupt_Enable;
+               interrupt_a_enable |= NISTC_INTA_ENA_AI_FIFO;
 #endif
 
                if ((cmd->flags & CMDF_WAKE_EOS) ||
@@ -2465,7 +2461,7 @@ static int ni_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
                        ni_stc_writew(dev, AI_FIFO_Mode_HF,
                                      AI_Mode_3_Register);
 #endif
-                       interrupt_a_enable |= AI_STOP_Interrupt_Enable;
+                       interrupt_a_enable |= NISTC_INTA_ENA_AI_STOP;
                        break;
                default:
                        break;
@@ -2474,11 +2470,10 @@ static int ni_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
                /* clear interrupts */
                ni_stc_writew(dev, NISTC_INTA_ACK_AI_ALL, NISTC_INTA_ACK_REG);
 
-               ni_set_bits(dev, Interrupt_A_Enable_Register,
-                           interrupt_a_enable, 1);
+               ni_set_bits(dev, NISTC_INTA_ENA_REG, interrupt_a_enable, 1);
        } else {
                /* interrupt on nothing */
-               ni_set_bits(dev, Interrupt_A_Enable_Register, ~0, 0);
+               ni_set_bits(dev, NISTC_INTA_ENA_REG, ~0, 0);
 
                /* XXX start polling if necessary */
        }
@@ -3746,7 +3741,7 @@ static const struct mio_regmap ni_gpct_to_stc_regmap[] = {
        [NITIO_G1_INT_ACK]      = { NISTC_INTB_ACK_REG, 2 },
        [NITIO_G0_STATUS]       = { AI_Status_1_Register, 2 },
        [NITIO_G1_STATUS]       = { AO_Status_1_Register, 2 },
-       [NITIO_G0_INT_ENA]      = { Interrupt_A_Enable_Register, 2 },
+       [NITIO_G0_INT_ENA]      = { NISTC_INTA_ENA_REG, 2 },
        [NITIO_G1_INT_ENA]      = { Interrupt_B_Enable_Register, 2 },
 };
 
@@ -3772,7 +3767,7 @@ static void ni_gpct_write_register(struct ni_gpct *counter, unsigned bits,
        struct comedi_device *dev = counter->counter_dev->dev;
        unsigned int stc_register = ni_gpct_to_stc_register(dev, reg);
        static const unsigned gpct_interrupt_a_enable_mask =
-           G0_Gate_Interrupt_Enable | G0_TC_Interrupt_Enable;
+           NISTC_INTA_ENA_G0_GATE | NISTC_INTA_ENA_G0_TC;
        static const unsigned gpct_interrupt_b_enable_mask =
            G1_Gate_Interrupt_Enable | G1_TC_Interrupt_Enable;
 
index c9cec4c3070be442049b599077dee3e245c76c37..81a918e3302645e5fab119cea30e7911af494387 100644 (file)
 #define NISTC_RESET_AO                 BIT(1)
 #define NISTC_RESET_AI                 BIT(0)
 
+#define NISTC_INTA_ENA_REG             73
+#define NISTC_INTA_ENA_PASSTHRU0       BIT(9)
+#define NISTC_INTA_ENA_G0_GATE         BIT(8)
+#define NISTC_INTA_ENA_AI_FIFO         BIT(7)
+#define NISTC_INTA_ENA_G0_TC           BIT(6)
+#define NISTC_INTA_ENA_AI_ERR          BIT(5)
+#define NISTC_INTA_ENA_AI_STOP         BIT(4)
+#define NISTC_INTA_ENA_AI_START                BIT(3)
+#define NISTC_INTA_ENA_AI_START2       BIT(2)
+#define NISTC_INTA_ENA_AI_START1       BIT(1)
+#define NISTC_INTA_ENA_AI_SC_TC                BIT(0)
+#define NISTC_INTA_ENA_AI_MASK         (NISTC_INTA_ENA_AI_FIFO |       \
+                                        NISTC_INTA_ENA_AI_ERR |        \
+                                        NISTC_INTA_ENA_AI_STOP |       \
+                                        NISTC_INTA_ENA_AI_START |      \
+                                        NISTC_INTA_ENA_AI_START2 |     \
+                                        NISTC_INTA_ENA_AI_START1 |     \
+                                        NISTC_INTA_ENA_AI_SC_TC)
+
 #define AI_Status_1_Register           2
 #define Interrupt_A_St                         0x8000
 #define AI_FIFO_Full_St                                0x4000
@@ -442,18 +461,6 @@ enum Joint_Status_2_Bits {
 #define AO_BC_Save_Registers           18
 #define AO_UC_Save_Registers           20
 
-#define Interrupt_A_Enable_Register    73
-#define Pass_Thru_0_Interrupt_Enable           _bit9
-#define G0_Gate_Interrupt_Enable               _bit8
-#define AI_FIFO_Interrupt_Enable               _bit7
-#define G0_TC_Interrupt_Enable                 _bit6
-#define AI_Error_Interrupt_Enable              _bit5
-#define AI_STOP_Interrupt_Enable               _bit4
-#define AI_START_Interrupt_Enable              _bit3
-#define AI_START2_Interrupt_Enable             _bit2
-#define AI_START1_Interrupt_Enable             _bit1
-#define AI_SC_TC_Interrupt_Enable              _bit0
-
 #define Interrupt_B_Enable_Register    75
 #define Pass_Thru_1_Interrupt_Enable           _bit11
 #define G1_Gate_Interrupt_Enable               _bit10