]> git.karo-electronics.de Git - karo-tx-linux.git/commitdiff
ARM: dts: rockchip: rename core dtsi from RK1108 to RV1108
authorAndy Yan <andy.yan@rock-chips.com>
Fri, 17 Mar 2017 17:18:39 +0000 (18:18 +0100)
committerHeiko Stuebner <heiko@sntech.de>
Sun, 14 May 2017 12:14:12 +0000 (14:14 +0200)
Rockchip finally named the SOC as RV1108, so change it
for compatible.

Signed-off-by: Andy Yan <andy.yan@rock-chips.com>
[adapt include in rk1108-evb.dts to not introduce errors]
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
arch/arm/boot/dts/rk1108-evb.dts
arch/arm/boot/dts/rv1108.dtsi [moved from arch/arm/boot/dts/rk1108.dtsi with 95% similarity]

index 3956cff4ca796f41b2c0fd45007d18801bb6e7ff..88fe0a8c4faaa0049e7720ed179d596c24beea66 100644 (file)
@@ -40,7 +40,7 @@
 
 /dts-v1/;
 
-#include "rk1108.dtsi"
+#include "rv1108.dtsi"
 
 / {
        model = "Rockchip RK1108 Evaluation board";
similarity index 95%
rename from arch/arm/boot/dts/rk1108.dtsi
rename to arch/arm/boot/dts/rv1108.dtsi
index 1297924db6ad00882aa959e72ee445c149368fc9..437098b556eb8b9119f2fbbda79f35ce664e7920 100644 (file)
@@ -47,7 +47,7 @@
        #address-cells = <1>;
        #size-cells = <1>;
 
-       compatible = "rockchip,rk1108";
+       compatible = "rockchip,rv1108";
 
        interrupt-parent = <&gic>;
 
        };
 
        uart2: serial@10210000 {
-               compatible = "rockchip,rk1108-uart", "snps,dw-apb-uart";
+               compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
                reg = <0x10210000 0x100>;
                interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
                reg-shift = <2>;
        };
 
        uart1: serial@10220000 {
-               compatible = "rockchip,rk1108-uart", "snps,dw-apb-uart";
+               compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
                reg = <0x10220000 0x100>;
                interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
                reg-shift = <2>;
        };
 
        uart0: serial@10230000 {
-               compatible = "rockchip,rk1108-uart", "snps,dw-apb-uart";
+               compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
                reg = <0x10230000 0x100>;
                interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
                reg-shift = <2>;
        };
 
        grf: syscon@10300000 {
-               compatible = "rockchip,rk1108-grf", "syscon";
+               compatible = "rockchip,rv1108-grf", "syscon";
                reg = <0x10300000 0x1000>;
        };
 
        pmugrf: syscon@20060000 {
-               compatible = "rockchip,rk1108-pmugrf", "syscon";
+               compatible = "rockchip,rv1108-pmugrf", "syscon";
                reg = <0x20060000 0x1000>;
        };
 
        cru: clock-controller@20200000 {
-               compatible = "rockchip,rk1108-cru";
+               compatible = "rockchip,rv1108-cru";
                reg = <0x20200000 0x1000>;
                rockchip,grf = <&grf>;
                #clock-cells = <1>;
        };
 
        emmc: dwmmc@30110000 {
-               compatible = "rockchip,rk1108-dw-mshc", "rockchip,rk3288-dw-mshc";
+               compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
                clock-freq-min-max = <400000 150000000>;
                clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
                         <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
        };
 
        sdio: dwmmc@30120000 {
-               compatible = "rockchip,rk1108-dw-mshc", "rockchip,rk3288-dw-mshc";
+               compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
                clock-freq-min-max = <400000 150000000>;
                clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
                         <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
        };
 
        sdmmc: dwmmc@30130000 {
-               compatible = "rockchip,rk1108-dw-mshc", "rockchip,rk3288-dw-mshc";
+               compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
                clock-freq-min-max = <400000 100000000>;
                clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
                         <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;