]> git.karo-electronics.de Git - linux-beck.git/commitdiff
ARM: at91: add RSTC (Reset Controller) dt support
authorJean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Fri, 2 Mar 2012 19:16:27 +0000 (03:16 +0800)
committerJean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Thu, 15 Mar 2012 15:31:22 +0000 (23:31 +0800)
Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Acked-by: Rob Herring <rob.herring@calxeda.com>
Acked-by: Nicolas Ferre <nicolas.ferre@atmel.com>
Documentation/devicetree/bindings/arm/atmel-at91.txt
arch/arm/boot/dts/at91sam9g20.dtsi
arch/arm/boot/dts/at91sam9g45.dtsi
arch/arm/boot/dts/at91sam9x5.dtsi
arch/arm/mach-at91/at91sam9x5.c
arch/arm/mach-at91/setup.c

index 1aeaf6f2a1badf0471155b0c6507f9ff65b87c47..a64f86717b5d27841dd787a4d4d68bee33280beb 100644 (file)
@@ -30,3 +30,15 @@ One interrupt per TC channel in a TC block:
                reg = <0xfffdc000 0x100>;
                interrupts = <26 4 27 4 28 4>;
        };
+
+RSTC Reset Controller required properties:
+- compatible: Should be "atmel,<chip>-rstc".
+  <chip> can be "at91sam9260" or "at91sam9g45"
+- reg: Should contain registers location and length
+
+Example:
+
+       rstc@fffffd00 {
+               compatible = "atmel,at91sam9260-rstc";
+               reg = <0xfffffd00 0x10>;
+       };
index dd5d114a0e1dc428c34cbd7315988836f209b1d6..bcad6e7dcccedefbe0fabd83a0372c394b2eda7f 100644 (file)
                                reg = <0xfffffc00 0x100>;
                        };
 
+                       rstc@fffffd00 {
+                               compatible = "atmel,at91sam9260-rstc";
+                               reg = <0xfffffd00 0x10>;
+                       };
+
                        pit: timer@fffffd30 {
                                compatible = "atmel,at91sam9260-pit";
                                reg = <0xfffffd30 0xf>;
index 621a329307d675bfea2bc07fac10854a38f2fe8e..faccd4f5aace600794588f2feb794631b3fee212 100644 (file)
                                reg = <0xfffffc00 0x100>;
                        };
 
+                       rstc@fffffd00 {
+                               compatible = "atmel,at91sam9g45-rstc";
+                               reg = <0xfffffd00 0x10>;
+                       };
+
                        pit: timer@fffffd30 {
                                compatible = "atmel,at91sam9260-pit";
                                reg = <0xfffffd30 0xf>;
index 3855843fc038d2a76bc97dee7f7f6454507c1745..d9a93fdd35a566f6a4863822319ba218914804fa 100644 (file)
                                reg = <0xfffffc00 0x100>;
                        };
 
+                       rstc@fffffe00 {
+                               compatible = "atmel,at91sam9g45-rstc";
+                               reg = <0xfffffe00 0x10>;
+                       };
+
                        pit: timer@fffffe30 {
                                compatible = "atmel,at91sam9260-pit";
                                reg = <0xfffffe30 0xf>;
index 7bec5a40d01a3e3810a39df197a8be340ee0c4df..c121fe5fabbd64320257b0788fadcb66afe2a3a8 100644 (file)
@@ -306,7 +306,6 @@ static void __init at91sam9x5_ioremap_registers(void)
 
 void __init at91sam9x5_initialize(void)
 {
-       arm_pm_restart = at91sam9g45_restart;
        at91_extern_irq = (1 << AT91SAM9X5_ID_IRQ0);
 
        /* Register GPIO subsystem (using DT) */
index d7abc25f6c647d6416355b0f0df78b211b614043..3e48b59dfa745169050131ff1553a89cee0ab73b 100644 (file)
@@ -287,8 +287,38 @@ void __init at91_ioremap_matrix(u32 base_addr)
 }
 
 #if defined(CONFIG_OF)
+static struct of_device_id rstc_ids[] = {
+       { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9_alt_restart },
+       { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
+       { /*sentinel*/ }
+};
+
+static void at91_dt_rstc(void)
+{
+       struct device_node *np;
+       const struct of_device_id *of_id;
+
+       np = of_find_matching_node(NULL, rstc_ids);
+       if (!np)
+               panic("unable to find compatible rstc node in dtb\n");
+
+       at91_rstc_base = of_iomap(np, 0);
+       if (!at91_rstc_base)
+               panic("unable to map rstc cpu registers\n");
+
+       of_id = of_match_node(rstc_ids, np);
+       if (!of_id)
+               panic("AT91: rtsc no restart function availlable\n");
+
+       arm_pm_restart = of_id->data;
+
+       of_node_put(np);
+}
+
 void __init at91_dt_initialize(void)
 {
+       at91_dt_rstc();
+
        /* temporary until have the ramc binding*/
        at91_boot_soc.ioremap_registers();