]> git.karo-electronics.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/imx53.dtsi
362eca0c9270c86169ab9d22ec629bf6241e1c6b
[karo-tx-linux.git] / arch / arm / boot / dts / imx53.dtsi
1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 #include "skeleton.dtsi"
14 #include "imx53-pinfunc.h"
15
16 / {
17         aliases {
18                 gpio0 = &gpio1;
19                 gpio1 = &gpio2;
20                 gpio2 = &gpio3;
21                 gpio3 = &gpio4;
22                 gpio4 = &gpio5;
23                 gpio5 = &gpio6;
24                 gpio6 = &gpio7;
25                 i2c0 = &i2c1;
26                 i2c1 = &i2c2;
27                 i2c2 = &i2c3;
28                 serial0 = &uart1;
29                 serial1 = &uart2;
30                 serial2 = &uart3;
31                 serial3 = &uart4;
32                 serial4 = &uart5;
33                 spi0 = &ecspi1;
34                 spi1 = &ecspi2;
35                 spi2 = &cspi;
36         };
37
38         cpus {
39                 #address-cells = <1>;
40                 #size-cells = <0>;
41                 cpu@0 {
42                         device_type = "cpu";
43                         compatible = "arm,cortex-a8";
44                         reg = <0x0>;
45                 };
46         };
47
48         tzic: tz-interrupt-controller@0fffc000 {
49                 compatible = "fsl,imx53-tzic", "fsl,tzic";
50                 interrupt-controller;
51                 #interrupt-cells = <1>;
52                 reg = <0x0fffc000 0x4000>;
53         };
54
55         clocks {
56                 #address-cells = <1>;
57                 #size-cells = <0>;
58
59                 ckil {
60                         compatible = "fsl,imx-ckil", "fixed-clock";
61                         clock-frequency = <32768>;
62                 };
63
64                 ckih1 {
65                         compatible = "fsl,imx-ckih1", "fixed-clock";
66                         clock-frequency = <22579200>;
67                 };
68
69                 ckih2 {
70                         compatible = "fsl,imx-ckih2", "fixed-clock";
71                         clock-frequency = <0>;
72                 };
73
74                 osc {
75                         compatible = "fsl,imx-osc", "fixed-clock";
76                         clock-frequency = <24000000>;
77                 };
78         };
79
80         soc {
81                 #address-cells = <1>;
82                 #size-cells = <1>;
83                 compatible = "simple-bus";
84                 interrupt-parent = <&tzic>;
85                 ranges;
86
87                 ipu: ipu@18000000 {
88                         #crtc-cells = <1>;
89                         compatible = "fsl,imx53-ipu";
90                         reg = <0x18000000 0x080000000>;
91                         interrupts = <11 10>;
92                         clocks = <&clks 59>, <&clks 110>, <&clks 61>;
93                         clock-names = "bus", "di0", "di1";
94                         resets = <&src 2>;
95                 };
96
97                 aips@50000000 { /* AIPS1 */
98                         compatible = "fsl,aips-bus", "simple-bus";
99                         #address-cells = <1>;
100                         #size-cells = <1>;
101                         reg = <0x50000000 0x10000000>;
102                         ranges;
103
104                         spba@50000000 {
105                                 compatible = "fsl,spba-bus", "simple-bus";
106                                 #address-cells = <1>;
107                                 #size-cells = <1>;
108                                 reg = <0x50000000 0x40000>;
109                                 ranges;
110
111                                 esdhc1: esdhc@50004000 {
112                                         compatible = "fsl,imx53-esdhc";
113                                         reg = <0x50004000 0x4000>;
114                                         interrupts = <1>;
115                                         clocks = <&clks 44>, <&clks 0>, <&clks 71>;
116                                         clock-names = "ipg", "ahb", "per";
117                                         bus-width = <4>;
118                                         status = "disabled";
119                                 };
120
121                                 esdhc2: esdhc@50008000 {
122                                         compatible = "fsl,imx53-esdhc";
123                                         reg = <0x50008000 0x4000>;
124                                         interrupts = <2>;
125                                         clocks = <&clks 45>, <&clks 0>, <&clks 72>;
126                                         clock-names = "ipg", "ahb", "per";
127                                         bus-width = <4>;
128                                         status = "disabled";
129                                 };
130
131                                 uart3: serial@5000c000 {
132                                         compatible = "fsl,imx53-uart", "fsl,imx21-uart";
133                                         reg = <0x5000c000 0x4000>;
134                                         interrupts = <33>;
135                                         clocks = <&clks 32>, <&clks 33>;
136                                         clock-names = "ipg", "per";
137                                         status = "disabled";
138                                 };
139
140                                 ecspi1: ecspi@50010000 {
141                                         #address-cells = <1>;
142                                         #size-cells = <0>;
143                                         compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
144                                         reg = <0x50010000 0x4000>;
145                                         interrupts = <36>;
146                                         clocks = <&clks 51>, <&clks 52>;
147                                         clock-names = "ipg", "per";
148                                         status = "disabled";
149                                 };
150
151                                 ssi2: ssi@50014000 {
152                                         compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
153                                         reg = <0x50014000 0x4000>;
154                                         interrupts = <30>;
155                                         clocks = <&clks 49>;
156                                         dmas = <&sdma 24 1 0>,
157                                                <&sdma 25 1 0>;
158                                         dma-names = "rx", "tx";
159                                         fsl,fifo-depth = <15>;
160                                         fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
161                                         status = "disabled";
162                                 };
163
164                                 esdhc3: esdhc@50020000 {
165                                         compatible = "fsl,imx53-esdhc";
166                                         reg = <0x50020000 0x4000>;
167                                         interrupts = <3>;
168                                         clocks = <&clks 46>, <&clks 0>, <&clks 73>;
169                                         clock-names = "ipg", "ahb", "per";
170                                         bus-width = <4>;
171                                         status = "disabled";
172                                 };
173
174                                 esdhc4: esdhc@50024000 {
175                                         compatible = "fsl,imx53-esdhc";
176                                         reg = <0x50024000 0x4000>;
177                                         interrupts = <4>;
178                                         clocks = <&clks 47>, <&clks 0>, <&clks 74>;
179                                         clock-names = "ipg", "ahb", "per";
180                                         bus-width = <4>;
181                                         status = "disabled";
182                                 };
183                         };
184
185                         usbphy0: usbphy@0 {
186                                 compatible = "usb-nop-xceiv";
187                                 clocks = <&clks 124>;
188                                 clock-names = "main_clk";
189                                 status = "okay";
190                         };
191
192                         usbphy1: usbphy@1 {
193                                 compatible = "usb-nop-xceiv";
194                                 clocks = <&clks 125>;
195                                 clock-names = "main_clk";
196                                 status = "okay";
197                         };
198
199                         usbotg: usb@53f80000 {
200                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
201                                 reg = <0x53f80000 0x0200>;
202                                 interrupts = <18>;
203                                 clocks = <&clks 108>;
204                                 fsl,usbmisc = <&usbmisc 0>;
205                                 fsl,usbphy = <&usbphy0>;
206                                 status = "disabled";
207                         };
208
209                         usbh1: usb@53f80200 {
210                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
211                                 reg = <0x53f80200 0x0200>;
212                                 interrupts = <14>;
213                                 clocks = <&clks 108>;
214                                 fsl,usbmisc = <&usbmisc 1>;
215                                 fsl,usbphy = <&usbphy1>;
216                                 status = "disabled";
217                         };
218
219                         usbh2: usb@53f80400 {
220                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
221                                 reg = <0x53f80400 0x0200>;
222                                 interrupts = <16>;
223                                 clocks = <&clks 108>;
224                                 fsl,usbmisc = <&usbmisc 2>;
225                                 status = "disabled";
226                         };
227
228                         usbh3: usb@53f80600 {
229                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
230                                 reg = <0x53f80600 0x0200>;
231                                 interrupts = <17>;
232                                 clocks = <&clks 108>;
233                                 fsl,usbmisc = <&usbmisc 3>;
234                                 status = "disabled";
235                         };
236
237                         usbmisc: usbmisc@53f80800 {
238                                 #index-cells = <1>;
239                                 compatible = "fsl,imx53-usbmisc";
240                                 reg = <0x53f80800 0x200>;
241                                 clocks = <&clks 108>;
242                         };
243
244                         gpio1: gpio@53f84000 {
245                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
246                                 reg = <0x53f84000 0x4000>;
247                                 interrupts = <50 51>;
248                                 gpio-controller;
249                                 #gpio-cells = <2>;
250                                 interrupt-controller;
251                                 #interrupt-cells = <2>;
252                         };
253
254                         gpio2: gpio@53f88000 {
255                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
256                                 reg = <0x53f88000 0x4000>;
257                                 interrupts = <52 53>;
258                                 gpio-controller;
259                                 #gpio-cells = <2>;
260                                 interrupt-controller;
261                                 #interrupt-cells = <2>;
262                         };
263
264                         gpio3: gpio@53f8c000 {
265                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
266                                 reg = <0x53f8c000 0x4000>;
267                                 interrupts = <54 55>;
268                                 gpio-controller;
269                                 #gpio-cells = <2>;
270                                 interrupt-controller;
271                                 #interrupt-cells = <2>;
272                         };
273
274                         gpio4: gpio@53f90000 {
275                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
276                                 reg = <0x53f90000 0x4000>;
277                                 interrupts = <56 57>;
278                                 gpio-controller;
279                                 #gpio-cells = <2>;
280                                 interrupt-controller;
281                                 #interrupt-cells = <2>;
282                         };
283
284                         kpp: kpp@53f94000 {
285                                 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
286                                 reg = <0x53f94000 0x4000>;
287                                 interrupts = <60>;
288                                 clocks = <&clks 0>;
289                                 status = "disabled";
290                         };
291
292                         wdog1: wdog@53f98000 {
293                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
294                                 reg = <0x53f98000 0x4000>;
295                                 interrupts = <58>;
296                                 clocks = <&clks 0>;
297                         };
298
299                         wdog2: wdog@53f9c000 {
300                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
301                                 reg = <0x53f9c000 0x4000>;
302                                 interrupts = <59>;
303                                 clocks = <&clks 0>;
304                                 status = "disabled";
305                         };
306
307                         gpt: timer@53fa0000 {
308                                 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
309                                 reg = <0x53fa0000 0x4000>;
310                                 interrupts = <39>;
311                                 clocks = <&clks 36>, <&clks 41>;
312                                 clock-names = "ipg", "per";
313                         };
314
315                         iomuxc: iomuxc@53fa8000 {
316                                 compatible = "fsl,imx53-iomuxc";
317                                 reg = <0x53fa8000 0x4000>;
318
319                                 audmux {
320                                         pinctrl_audmux_1: audmuxgrp-1 {
321                                                 fsl,pins = <
322                                                         MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000
323                                                         MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000
324                                                         MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
325                                                         MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000
326                                                 >;
327                                         };
328
329                                         pinctrl_audmux_2: audmuxgrp-2 {
330                                                 fsl,pins = <
331                                                         MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC     0x80000000
332                                                         MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD     0x80000000
333                                                         MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS    0x80000000
334                                                         MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD     0x80000000
335                                                 >;
336                                         };
337
338                                         pinctrl_audmux_3: audmuxgrp-3 {
339                                                 fsl,pins = <
340                                                         MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC     0x80000000
341                                                         MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD     0x80000000
342                                                         MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS    0x80000000
343                                                         MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD     0x80000000
344                                                 >;
345                                         };
346                                 };
347
348                                 fec {
349                                         pinctrl_fec_1: fecgrp-1 {
350                                                 fsl,pins = <
351                                                         MX53_PAD_FEC_MDC__FEC_MDC        0x80000000
352                                                         MX53_PAD_FEC_MDIO__FEC_MDIO      0x80000000
353                                                         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
354                                                         MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
355                                                         MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
356                                                         MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
357                                                         MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
358                                                         MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
359                                                         MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
360                                                         MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
361                                                 >;
362                                         };
363
364                                         pinctrl_fec_2: fecgrp-2 {
365                                                 fsl,pins = <
366                                                         MX53_PAD_FEC_MDC__FEC_MDC        0x80000000
367                                                         MX53_PAD_FEC_MDIO__FEC_MDIO      0x80000000
368                                                         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
369                                                         MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
370                                                         MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
371                                                         MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
372                                                         MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
373                                                         MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
374                                                         MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
375                                                         MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
376                                                         MX53_PAD_KEY_ROW1__FEC_COL       0x80000000
377                                                         MX53_PAD_KEY_COL3__FEC_CRS       0x80000000
378                                                         MX53_PAD_KEY_COL2__FEC_RDATA_2   0x80000000
379                                                         MX53_PAD_KEY_COL0__FEC_RDATA_3   0x80000000
380                                                         MX53_PAD_KEY_COL1__FEC_RX_CLK    0x80000000
381                                                         MX53_PAD_KEY_ROW2__FEC_TDATA_2   0x80000000
382                                                         MX53_PAD_GPIO_19__FEC_TDATA_3    0x80000000
383                                                         MX53_PAD_KEY_ROW0__FEC_TX_ER     0x80000000
384                                                 >;
385                                         };
386                                 };
387
388                                 csi {
389                                         pinctrl_csi_1: csigrp-1 {
390                                                 fsl,pins = <
391                                                         MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
392                                                         MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
393                                                         MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
394                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
395                                                         MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
396                                                         MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
397                                                         MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
398                                                         MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
399                                                         MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
400                                                         MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
401                                                         MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
402                                                         MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
403                                                         MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5
404                                                         MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5
405                                                         MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9        0x1d5
406                                                         MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8        0x1d5
407                                                         MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7        0x1d5
408                                                         MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6        0x1d5
409                                                         MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5        0x1d5
410                                                         MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4        0x1d5
411                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
412                                                 >;
413                                         };
414
415                                         pinctrl_csi_2: csigrp-2 {
416                                                 fsl,pins = <
417                                                         MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
418                                                         MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
419                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
420                                                         MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
421                                                         MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
422                                                         MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
423                                                         MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
424                                                         MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
425                                                         MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
426                                                         MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
427                                                         MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
428                                                 >;
429                                         };
430                                 };
431
432                                 cspi {
433                                         pinctrl_cspi_1: cspigrp-1 {
434                                                 fsl,pins = <
435                                                         MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
436                                                         MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5
437                                                         MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5
438                                                 >;
439                                         };
440
441                                         pinctrl_cspi_2: cspigrp-2 {
442                                                 fsl,pins = <
443                                                         MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
444                                                         MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
445                                                         MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
446                                                 >;
447                                         };
448                                 };
449
450                                 ecspi1 {
451                                         pinctrl_ecspi1_1: ecspi1grp-1 {
452                                                 fsl,pins = <
453                                                         MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
454                                                         MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
455                                                         MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
456                                                 >;
457                                         };
458
459                                         pinctrl_ecspi1_2: ecspi1grp-2 {
460                                                 fsl,pins = <
461                                                         MX53_PAD_GPIO_19__ECSPI1_RDY    0x80000000
462                                                         MX53_PAD_EIM_EB2__ECSPI1_SS0    0x80000000
463                                                         MX53_PAD_EIM_D16__ECSPI1_SCLK   0x80000000
464                                                         MX53_PAD_EIM_D17__ECSPI1_MISO   0x80000000
465                                                         MX53_PAD_EIM_D18__ECSPI1_MOSI   0x80000000
466                                                         MX53_PAD_EIM_D19__ECSPI1_SS1    0x80000000
467                                                 >;
468                                         };
469                                 };
470
471                                 ecspi2 {
472                                         pinctrl_ecspi2_1: ecspi2grp-1 {
473                                                 fsl,pins = <
474                                                         MX53_PAD_EIM_OE__ECSPI2_MISO  0x80000000
475                                                         MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
476                                                         MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
477                                                 >;
478                                         };
479                                 };
480
481                                 esdhc1 {
482                                         pinctrl_esdhc1_1: esdhc1grp-1 {
483                                                 fsl,pins = <
484                                                         MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
485                                                         MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
486                                                         MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
487                                                         MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
488                                                         MX53_PAD_SD1_CMD__ESDHC1_CMD    0x1d5
489                                                         MX53_PAD_SD1_CLK__ESDHC1_CLK    0x1d5
490                                                 >;
491                                         };
492
493                                         pinctrl_esdhc1_2: esdhc1grp-2 {
494                                                 fsl,pins = <
495                                                         MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5
496                                                         MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5
497                                                         MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5
498                                                         MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5
499                                                         MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5
500                                                         MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5
501                                                         MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
502                                                         MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
503                                                         MX53_PAD_SD1_CMD__ESDHC1_CMD      0x1d5
504                                                         MX53_PAD_SD1_CLK__ESDHC1_CLK      0x1d5
505                                                 >;
506                                         };
507                                 };
508
509                                 esdhc2 {
510                                         pinctrl_esdhc2_1: esdhc2grp-1 {
511                                                 fsl,pins = <
512                                                         MX53_PAD_SD2_CMD__ESDHC2_CMD    0x1d5
513                                                         MX53_PAD_SD2_CLK__ESDHC2_CLK    0x1d5
514                                                         MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
515                                                         MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
516                                                         MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
517                                                         MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
518                                                 >;
519                                         };
520                                 };
521
522                                 esdhc3 {
523                                         pinctrl_esdhc3_1: esdhc3grp-1 {
524                                                 fsl,pins = <
525                                                         MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5
526                                                         MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5
527                                                         MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
528                                                         MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
529                                                         MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5
530                                                         MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5
531                                                         MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5
532                                                         MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5
533                                                         MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
534                                                         MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5
535                                                 >;
536                                         };
537                                 };
538
539                                 can1 {
540                                         pinctrl_can1_1: can1grp-1 {
541                                                 fsl,pins = <
542                                                         MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
543                                                         MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000
544                                                 >;
545                                         };
546
547                                         pinctrl_can1_2: can1grp-2 {
548                                                 fsl,pins = <
549                                                         MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
550                                                         MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
551                                                 >;
552                                         };
553
554                                         pinctrl_can1_3: can1grp-3 {
555                                                 fsl,pins = <
556                                                         MX53_PAD_GPIO_7__CAN1_TXCAN     0x80000000
557                                                         MX53_PAD_GPIO_8__CAN1_RXCAN     0x80000000
558                                                 >;
559                                         };
560                                 };
561
562                                 can2 {
563                                         pinctrl_can2_1: can2grp-1 {
564                                                 fsl,pins = <
565                                                         MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
566                                                         MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
567                                                 >;
568                                         };
569                                 };
570
571                                 i2c1 {
572                                         pinctrl_i2c1_1: i2c1grp-1 {
573                                                 fsl,pins = <
574                                                         MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
575                                                         MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
576                                                 >;
577                                         };
578
579                                         pinctrl_i2c1_2: i2c1grp-2 {
580                                                 fsl,pins = <
581                                                         MX53_PAD_EIM_D21__I2C1_SCL      0xc0000000
582                                                         MX53_PAD_EIM_D28__I2C1_SDA      0xc0000000
583                                                 >;
584                                         };
585                                 };
586
587                                 i2c2 {
588                                         pinctrl_i2c2_1: i2c2grp-1 {
589                                                 fsl,pins = <
590                                                         MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
591                                                         MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
592                                                 >;
593                                         };
594
595                                         pinctrl_i2c2_2: i2c2grp-2 {
596                                                 fsl,pins = <
597                                                         MX53_PAD_EIM_D16__I2C2_SDA      0xc0000000
598                                                         MX53_PAD_EIM_EB2__I2C2_SCL      0xc0000000
599                                                 >;
600                                         };
601                                 };
602
603                                 i2c3 {
604                                         pinctrl_i2c3_1: i2c3grp-1 {
605                                                 fsl,pins = <
606                                                         MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
607                                                         MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
608                                                 >;
609                                         };
610
611                                         pinctrl_i2c3_2: i2c3grp-2 {
612                                                 fsl,pins = <
613                                                         MX53_PAD_GPIO_3__I2C3_SCL       0xc0000000
614                                                         MX53_PAD_GPIO_6__I2C3_SDA       0xc0000000
615                                                 >;
616                                         };
617                                 };
618
619                                 ipu_disp0 {
620                                         pinctrl_ipu_disp0_1: ipudisp0grp-1 {
621                                                 fsl,pins = <
622                                                 MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
623                                                 MX53_PAD_DI0_PIN15__IPU_DI0_PIN15               0x5
624                                                 MX53_PAD_DI0_PIN2__IPU_DI0_PIN2         0x5
625                                                 MX53_PAD_DI0_PIN3__IPU_DI0_PIN3                 0x5
626                                                 MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0            0x5
627                                                 MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1            0x5
628                                                 MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2            0x5
629                                                 MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3            0x5
630                                                 MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4            0x5
631                                                 MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5            0x5
632                                                 MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6            0x5
633                                                 MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7            0x5
634                                                 MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8            0x5
635                                                 MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9            0x5
636                                                 MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10          0x5
637                                                 MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11          0x5
638                                                 MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12          0x5
639                                                 MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13          0x5
640                                                 MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14          0x5
641                                                 MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15          0x5
642                                                 MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16          0x5
643                                                 MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17          0x5
644                                                 MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18          0x5
645                                                 MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19          0x5
646                                                 MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20          0x5
647                                                 MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21          0x5
648                                                 MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22          0x5
649                                                 MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23          0x5
650                                                 >;
651                                         };
652                                 };
653
654                                 ipu_disp1 {
655                                         pinctrl_ipu_disp1_1: ipudisp1grp-1 {
656                                                 fsl,pins = <
657                                                         MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0       0x5
658                                                         MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1       0x5
659                                                         MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2       0x5
660                                                         MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3       0x5
661                                                         MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4       0x5
662                                                         MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5       0x5
663                                                         MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6       0x5
664                                                         MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7       0x5
665                                                         MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8       0x5
666                                                         MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9       0x5
667                                                         MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10      0x5
668                                                         MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11      0x5
669                                                         MX53_PAD_EIM_A17__IPU_DISP1_DAT_12      0x5
670                                                         MX53_PAD_EIM_A18__IPU_DISP1_DAT_13      0x5
671                                                         MX53_PAD_EIM_A19__IPU_DISP1_DAT_14      0x5
672                                                         MX53_PAD_EIM_A20__IPU_DISP1_DAT_15      0x5
673                                                         MX53_PAD_EIM_A21__IPU_DISP1_DAT_16      0x5
674                                                         MX53_PAD_EIM_A22__IPU_DISP1_DAT_17      0x5
675                                                         MX53_PAD_EIM_A23__IPU_DISP1_DAT_18      0x5
676                                                         MX53_PAD_EIM_A24__IPU_DISP1_DAT_19      0x5
677                                                         MX53_PAD_EIM_D31__IPU_DISP1_DAT_20      0x5
678                                                         MX53_PAD_EIM_D30__IPU_DISP1_DAT_21      0x5
679                                                         MX53_PAD_EIM_D26__IPU_DISP1_DAT_22      0x5
680                                                         MX53_PAD_EIM_D27__IPU_DISP1_DAT_23      0x5
681                                                         MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK      0x5
682                                                         MX53_PAD_EIM_DA13__IPU_DI1_D0_CS        0x5
683                                                         MX53_PAD_EIM_DA14__IPU_DI1_D1_CS        0x5
684                                                         MX53_PAD_EIM_DA15__IPU_DI1_PIN1         0x5
685                                                         MX53_PAD_EIM_DA11__IPU_DI1_PIN2         0x5
686                                                         MX53_PAD_EIM_DA12__IPU_DI1_PIN3         0x5
687                                                         MX53_PAD_EIM_A25__IPU_DI1_PIN12         0x5
688                                                         MX53_PAD_EIM_DA10__IPU_DI1_PIN15        0x5
689                                                 >;
690                                         };
691                                 };
692
693                                 ipu_disp2 {
694                                         pinctrl_ipu_disp2_1: ipudisp2grp-1 {
695                                                 fsl,pins = <
696                                                         MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0     0x80000000
697                                                         MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1     0x80000000
698                                                         MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2     0x80000000
699                                                         MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3     0x80000000
700                                                         MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK     0x80000000
701                                                         MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0     0x80000000
702                                                         MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1     0x80000000
703                                                         MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2     0x80000000
704                                                         MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3     0x80000000
705                                                         MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK     0x80000000
706                                                 >;
707                                         };
708                                 };
709
710                                 nand {
711                                         pinctrl_nand_1: nandgrp-1 {
712                                                 fsl,pins = <
713                                                         MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B     0x4
714                                                         MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B     0x4
715                                                         MX53_PAD_NANDF_CLE__EMI_NANDF_CLE       0x4
716                                                         MX53_PAD_NANDF_ALE__EMI_NANDF_ALE       0x4
717                                                         MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B     0xe0
718                                                         MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0      0xe0
719                                                         MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0      0x4
720                                                         MX53_PAD_PATA_DATA0__EMI_NANDF_D_0      0xa4
721                                                         MX53_PAD_PATA_DATA1__EMI_NANDF_D_1      0xa4
722                                                         MX53_PAD_PATA_DATA2__EMI_NANDF_D_2      0xa4
723                                                         MX53_PAD_PATA_DATA3__EMI_NANDF_D_3      0xa4
724                                                         MX53_PAD_PATA_DATA4__EMI_NANDF_D_4      0xa4
725                                                         MX53_PAD_PATA_DATA5__EMI_NANDF_D_5      0xa4
726                                                         MX53_PAD_PATA_DATA6__EMI_NANDF_D_6      0xa4
727                                                         MX53_PAD_PATA_DATA7__EMI_NANDF_D_7      0xa4
728                                                 >;
729                                         };
730                                 };
731
732                                 owire {
733                                         pinctrl_owire_1: owiregrp-1 {
734                                                 fsl,pins = <
735                                                         MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
736                                                 >;
737                                         };
738                                 };
739
740                                 pwm1 {
741                                         pinctrl_pwm1_1: pwm1grp-1 {
742                                                 fsl,pins = <
743                                                         MX53_PAD_DISP0_DAT8__PWM1_PWMO  0x5
744                                                 >;
745                                         };
746                                 };
747
748                                 pwm2 {
749                                         pinctrl_pwm2_1: pwm2grp-1 {
750                                                 fsl,pins = <
751                                                         MX53_PAD_GPIO_1__PWM2_PWMO      0x80000000
752                                                 >;
753                                         };
754                                 };
755
756                                 uart1 {
757                                         pinctrl_uart1_1: uart1grp-1 {
758                                                 fsl,pins = <
759                                                         MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
760                                                         MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
761                                                 >;
762                                         };
763
764                                         pinctrl_uart1_2: uart1grp-2 {
765                                                 fsl,pins = <
766                                                         MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1e4
767                                                         MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
768                                                 >;
769                                         };
770
771                                         pinctrl_uart1_3: uart1grp-3 {
772                                                 fsl,pins = <
773                                                         MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
774                                                         MX53_PAD_PATA_IORDY__UART1_RTS   0x1c5
775                                                 >;
776                                         };
777                                 };
778
779                                 uart2 {
780                                         pinctrl_uart2_1: uart2grp-1 {
781                                                 fsl,pins = <
782                                                         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
783                                                         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1e4
784                                                 >;
785                                         };
786
787                                         pinctrl_uart2_2: uart2grp-2 {
788                                                 fsl,pins = <
789                                                         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX  0x1c5
790                                                         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX      0x1c5
791                                                         MX53_PAD_PATA_DIOR__UART2_RTS           0x1c5
792                                                         MX53_PAD_PATA_INTRQ__UART2_CTS          0x1c5
793                                                 >;
794                                         };
795                                 };
796
797                                 uart3 {
798                                         pinctrl_uart3_1: uart3grp-1 {
799                                                 fsl,pins = <
800                                                         MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
801                                                         MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
802                                                         MX53_PAD_PATA_DA_1__UART3_CTS     0x1e4
803                                                         MX53_PAD_PATA_DA_2__UART3_RTS     0x1e4
804                                                 >;
805                                         };
806
807                                         pinctrl_uart3_2: uart3grp-2 {
808                                                 fsl,pins = <
809                                                         MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
810                                                         MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
811                                                 >;
812                                         };
813
814                                 };
815
816                                 uart4 {
817                                         pinctrl_uart4_1: uart4grp-1 {
818                                                 fsl,pins = <
819                                                         MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
820                                                         MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
821                                                 >;
822                                         };
823                                 };
824
825                                 uart5 {
826                                         pinctrl_uart5_1: uart5grp-1 {
827                                                 fsl,pins = <
828                                                         MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
829                                                         MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
830                                                 >;
831                                         };
832                                 };
833                         };
834
835                         gpr: iomuxc-gpr@53fa8000 {
836                                 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
837                                 reg = <0x53fa8000 0xc>;
838                         };
839
840                         ldb: ldb@53fa8008 {
841                                 #address-cells = <1>;
842                                 #size-cells = <0>;
843                                 compatible = "fsl,imx53-ldb";
844                                 reg = <0x53fa8008 0x4>;
845                                 gpr = <&gpr>;
846                                 clocks = <&clks 122>, <&clks 120>,
847                                          <&clks 115>, <&clks 116>,
848                                          <&clks 123>, <&clks 85>;
849                                 clock-names = "di0_pll", "di1_pll",
850                                               "di0_sel", "di1_sel",
851                                               "di0", "di1";
852                                 status = "disabled";
853
854                                 lvds-channel@0 {
855                                         reg = <0>;
856                                         crtcs = <&ipu 0>;
857                                         status = "disabled";
858                                 };
859
860                                 lvds-channel@1 {
861                                         reg = <1>;
862                                         crtcs = <&ipu 1>;
863                                         status = "disabled";
864                                 };
865                         };
866
867                         pwm1: pwm@53fb4000 {
868                                 #pwm-cells = <2>;
869                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
870                                 reg = <0x53fb4000 0x4000>;
871                                 clocks = <&clks 37>, <&clks 38>;
872                                 clock-names = "ipg", "per";
873                                 interrupts = <61>;
874                         };
875
876                         pwm2: pwm@53fb8000 {
877                                 #pwm-cells = <2>;
878                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
879                                 reg = <0x53fb8000 0x4000>;
880                                 clocks = <&clks 39>, <&clks 40>;
881                                 clock-names = "ipg", "per";
882                                 interrupts = <94>;
883                         };
884
885                         uart1: serial@53fbc000 {
886                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
887                                 reg = <0x53fbc000 0x4000>;
888                                 interrupts = <31>;
889                                 clocks = <&clks 28>, <&clks 29>;
890                                 clock-names = "ipg", "per";
891                                 status = "disabled";
892                         };
893
894                         uart2: serial@53fc0000 {
895                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
896                                 reg = <0x53fc0000 0x4000>;
897                                 interrupts = <32>;
898                                 clocks = <&clks 30>, <&clks 31>;
899                                 clock-names = "ipg", "per";
900                                 status = "disabled";
901                         };
902
903                         can1: can@53fc8000 {
904                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
905                                 reg = <0x53fc8000 0x4000>;
906                                 interrupts = <82>;
907                                 clocks = <&clks 158>, <&clks 157>;
908                                 clock-names = "ipg", "per";
909                                 status = "disabled";
910                         };
911
912                         can2: can@53fcc000 {
913                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
914                                 reg = <0x53fcc000 0x4000>;
915                                 interrupts = <83>;
916                                 clocks = <&clks 87>, <&clks 86>;
917                                 clock-names = "ipg", "per";
918                                 status = "disabled";
919                         };
920
921                         src: src@53fd0000 {
922                                 compatible = "fsl,imx53-src", "fsl,imx51-src";
923                                 reg = <0x53fd0000 0x4000>;
924                                 #reset-cells = <1>;
925                         };
926
927                         clks: ccm@53fd4000{
928                                 compatible = "fsl,imx53-ccm";
929                                 reg = <0x53fd4000 0x4000>;
930                                 interrupts = <0 71 0x04 0 72 0x04>;
931                                 #clock-cells = <1>;
932                         };
933
934                         gpio5: gpio@53fdc000 {
935                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
936                                 reg = <0x53fdc000 0x4000>;
937                                 interrupts = <103 104>;
938                                 gpio-controller;
939                                 #gpio-cells = <2>;
940                                 interrupt-controller;
941                                 #interrupt-cells = <2>;
942                         };
943
944                         gpio6: gpio@53fe0000 {
945                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
946                                 reg = <0x53fe0000 0x4000>;
947                                 interrupts = <105 106>;
948                                 gpio-controller;
949                                 #gpio-cells = <2>;
950                                 interrupt-controller;
951                                 #interrupt-cells = <2>;
952                         };
953
954                         gpio7: gpio@53fe4000 {
955                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
956                                 reg = <0x53fe4000 0x4000>;
957                                 interrupts = <107 108>;
958                                 gpio-controller;
959                                 #gpio-cells = <2>;
960                                 interrupt-controller;
961                                 #interrupt-cells = <2>;
962                         };
963
964                         i2c3: i2c@53fec000 {
965                                 #address-cells = <1>;
966                                 #size-cells = <0>;
967                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
968                                 reg = <0x53fec000 0x4000>;
969                                 interrupts = <64>;
970                                 clocks = <&clks 88>;
971                                 status = "disabled";
972                         };
973
974                         uart4: serial@53ff0000 {
975                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
976                                 reg = <0x53ff0000 0x4000>;
977                                 interrupts = <13>;
978                                 clocks = <&clks 65>, <&clks 66>;
979                                 clock-names = "ipg", "per";
980                                 status = "disabled";
981                         };
982                 };
983
984                 aips@60000000 { /* AIPS2 */
985                         compatible = "fsl,aips-bus", "simple-bus";
986                         #address-cells = <1>;
987                         #size-cells = <1>;
988                         reg = <0x60000000 0x10000000>;
989                         ranges;
990
991                         iim: iim@63f98000 {
992                                 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
993                                 reg = <0x63f98000 0x4000>;
994                                 interrupts = <69>;
995                                 clocks = <&clks 107>;
996                         };
997
998                         uart5: serial@63f90000 {
999                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
1000                                 reg = <0x63f90000 0x4000>;
1001                                 interrupts = <86>;
1002                                 clocks = <&clks 67>, <&clks 68>;
1003                                 clock-names = "ipg", "per";
1004                                 status = "disabled";
1005                         };
1006
1007                         owire: owire@63fa4000 {
1008                                 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
1009                                 reg = <0x63fa4000 0x4000>;
1010                                 clocks = <&clks 159>;
1011                                 status = "disabled";
1012                         };
1013
1014                         ecspi2: ecspi@63fac000 {
1015                                 #address-cells = <1>;
1016                                 #size-cells = <0>;
1017                                 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
1018                                 reg = <0x63fac000 0x4000>;
1019                                 interrupts = <37>;
1020                                 clocks = <&clks 53>, <&clks 54>;
1021                                 clock-names = "ipg", "per";
1022                                 status = "disabled";
1023                         };
1024
1025                         sdma: sdma@63fb0000 {
1026                                 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
1027                                 reg = <0x63fb0000 0x4000>;
1028                                 interrupts = <6>;
1029                                 clocks = <&clks 56>, <&clks 56>;
1030                                 clock-names = "ipg", "ahb";
1031                                 #dma-cells = <3>;
1032                                 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
1033                         };
1034
1035                         cspi: cspi@63fc0000 {
1036                                 #address-cells = <1>;
1037                                 #size-cells = <0>;
1038                                 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
1039                                 reg = <0x63fc0000 0x4000>;
1040                                 interrupts = <38>;
1041                                 clocks = <&clks 55>, <&clks 55>;
1042                                 clock-names = "ipg", "per";
1043                                 status = "disabled";
1044                         };
1045
1046                         i2c2: i2c@63fc4000 {
1047                                 #address-cells = <1>;
1048                                 #size-cells = <0>;
1049                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1050                                 reg = <0x63fc4000 0x4000>;
1051                                 interrupts = <63>;
1052                                 clocks = <&clks 35>;
1053                                 status = "disabled";
1054                         };
1055
1056                         i2c1: i2c@63fc8000 {
1057                                 #address-cells = <1>;
1058                                 #size-cells = <0>;
1059                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1060                                 reg = <0x63fc8000 0x4000>;
1061                                 interrupts = <62>;
1062                                 clocks = <&clks 34>;
1063                                 status = "disabled";
1064                         };
1065
1066                         ssi1: ssi@63fcc000 {
1067                                 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
1068                                 reg = <0x63fcc000 0x4000>;
1069                                 interrupts = <29>;
1070                                 clocks = <&clks 48>;
1071                                 dmas = <&sdma 28 0 0>,
1072                                        <&sdma 29 0 0>;
1073                                 dma-names = "rx", "tx";
1074                                 fsl,fifo-depth = <15>;
1075                                 fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
1076                                 status = "disabled";
1077                         };
1078
1079                         audmux: audmux@63fd0000 {
1080                                 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
1081                                 reg = <0x63fd0000 0x4000>;
1082                                 status = "disabled";
1083                         };
1084
1085                         nfc: nand@63fdb000 {
1086                                 compatible = "fsl,imx53-nand";
1087                                 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
1088                                 interrupts = <8>;
1089                                 clocks = <&clks 60>;
1090                                 status = "disabled";
1091                         };
1092
1093                         ssi3: ssi@63fe8000 {
1094                                 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
1095                                 reg = <0x63fe8000 0x4000>;
1096                                 interrupts = <96>;
1097                                 clocks = <&clks 50>;
1098                                 dmas = <&sdma 46 0 0>,
1099                                        <&sdma 47 0 0>;
1100                                 dma-names = "rx", "tx";
1101                                 fsl,fifo-depth = <15>;
1102                                 fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
1103                                 status = "disabled";
1104                         };
1105
1106                         fec: ethernet@63fec000 {
1107                                 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
1108                                 reg = <0x63fec000 0x4000>;
1109                                 interrupts = <87>;
1110                                 clocks = <&clks 42>, <&clks 42>, <&clks 42>;
1111                                 clock-names = "ipg", "ahb", "ptp";
1112                                 status = "disabled";
1113                         };
1114
1115                         tve: tve@63ff0000 {
1116                                 compatible = "fsl,imx53-tve";
1117                                 reg = <0x63ff0000 0x1000>;
1118                                 interrupts = <92>;
1119                                 clocks = <&clks 69>, <&clks 116>;
1120                                 clock-names = "tve", "di_sel";
1121                                 crtcs = <&ipu 1>;
1122                                 status = "disabled";
1123                         };
1124
1125                         vpu: vpu@63ff4000 {
1126                                 compatible = "fsl,imx53-vpu";
1127                                 reg = <0x63ff4000 0x1000>;
1128                                 interrupts = <9>;
1129                                 clocks = <&clks 63>, <&clks 63>;
1130                                 clock-names = "per", "ahb";
1131                                 iram = <&ocram>;
1132                                 status = "disabled";
1133                         };
1134                 };
1135
1136                 ocram: sram@f8000000 {
1137                         compatible = "mmio-sram";
1138                         reg = <0xf8000000 0x20000>;
1139                         clocks = <&clks 186>;
1140                 };
1141         };
1142 };