]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/mmc/host/sdhci.c
mmc: sdhci: Use work structs instead of tasklets
[karo-tx-linux.git] / drivers / mmc / host / sdhci.c
1 /*
2  *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3  *
4  *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or (at
9  * your option) any later version.
10  *
11  * Thanks to the following companies for their support:
12  *
13  *     - JMicron (hardware and technical support)
14  */
15
16 #include <linux/workqueue.h>
17 #include <linux/delay.h>
18 #include <linux/highmem.h>
19 #include <linux/io.h>
20 #include <linux/module.h>
21 #include <linux/dma-mapping.h>
22 #include <linux/slab.h>
23 #include <linux/scatterlist.h>
24 #include <linux/regulator/consumer.h>
25 #include <linux/pm_runtime.h>
26
27 #include <linux/leds.h>
28
29 #include <linux/mmc/mmc.h>
30 #include <linux/mmc/host.h>
31 #include <linux/mmc/card.h>
32 #include <linux/mmc/slot-gpio.h>
33
34 #include "sdhci.h"
35
36 #define DRIVER_NAME "sdhci"
37
38 #define DBG(f, x...) \
39         pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40
41 #if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
42         defined(CONFIG_MMC_SDHCI_MODULE))
43 #define SDHCI_USE_LEDS_CLASS
44 #endif
45
46 #define MAX_TUNING_LOOP 40
47
48 static unsigned int debug_quirks = 0;
49 static unsigned int debug_quirks2;
50
51 static void sdhci_finish_data(struct sdhci_host *);
52
53 static void sdhci_finish_command(struct sdhci_host *);
54 static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55 static void sdhci_tuning_timeout_work(struct work_struct *wk);
56 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57
58 #ifdef CONFIG_PM_RUNTIME
59 static int sdhci_runtime_pm_get(struct sdhci_host *host);
60 static int sdhci_runtime_pm_put(struct sdhci_host *host);
61 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
62 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
63 #else
64 static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
65 {
66         return 0;
67 }
68 static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
69 {
70         return 0;
71 }
72 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
73 {
74 }
75 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
76 {
77 }
78 #endif
79
80 static void sdhci_dumpregs(struct sdhci_host *host)
81 {
82         pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
83                 mmc_hostname(host->mmc));
84
85         pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
86                 sdhci_readl(host, SDHCI_DMA_ADDRESS),
87                 sdhci_readw(host, SDHCI_HOST_VERSION));
88         pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
89                 sdhci_readw(host, SDHCI_BLOCK_SIZE),
90                 sdhci_readw(host, SDHCI_BLOCK_COUNT));
91         pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
92                 sdhci_readl(host, SDHCI_ARGUMENT),
93                 sdhci_readw(host, SDHCI_TRANSFER_MODE));
94         pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
95                 sdhci_readl(host, SDHCI_PRESENT_STATE),
96                 sdhci_readb(host, SDHCI_HOST_CONTROL));
97         pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
98                 sdhci_readb(host, SDHCI_POWER_CONTROL),
99                 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
100         pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
101                 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
102                 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
103         pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
104                 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
105                 sdhci_readl(host, SDHCI_INT_STATUS));
106         pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
107                 sdhci_readl(host, SDHCI_INT_ENABLE),
108                 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
109         pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
110                 sdhci_readw(host, SDHCI_ACMD12_ERR),
111                 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
112         pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
113                 sdhci_readl(host, SDHCI_CAPABILITIES),
114                 sdhci_readl(host, SDHCI_CAPABILITIES_1));
115         pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
116                 sdhci_readw(host, SDHCI_COMMAND),
117                 sdhci_readl(host, SDHCI_MAX_CURRENT));
118         pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
119                 sdhci_readw(host, SDHCI_HOST_CONTROL2));
120
121         if (host->flags & SDHCI_USE_ADMA)
122                 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
123                        readl(host->ioaddr + SDHCI_ADMA_ERROR),
124                        readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
125
126         pr_debug(DRIVER_NAME ": ===========================================\n");
127 }
128
129 /*****************************************************************************\
130  *                                                                           *
131  * Low level functions                                                       *
132  *                                                                           *
133 \*****************************************************************************/
134
135 static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
136 {
137         u32 ier;
138
139         ier = sdhci_readl(host, SDHCI_INT_ENABLE);
140         ier &= ~clear;
141         ier |= set;
142         sdhci_writel(host, ier, SDHCI_INT_ENABLE);
143         sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
144 }
145
146 static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
147 {
148         sdhci_clear_set_irqs(host, 0, irqs);
149 }
150
151 static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
152 {
153         sdhci_clear_set_irqs(host, irqs, 0);
154 }
155
156 static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
157 {
158         u32 present, irqs;
159
160         if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
161             (host->mmc->caps & MMC_CAP_NONREMOVABLE))
162                 return;
163
164         present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
165                               SDHCI_CARD_PRESENT;
166         irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
167
168         if (enable)
169                 sdhci_unmask_irqs(host, irqs);
170         else
171                 sdhci_mask_irqs(host, irqs);
172 }
173
174 static void sdhci_enable_card_detection(struct sdhci_host *host)
175 {
176         sdhci_set_card_detection(host, true);
177 }
178
179 static void sdhci_disable_card_detection(struct sdhci_host *host)
180 {
181         sdhci_set_card_detection(host, false);
182 }
183
184 static void sdhci_reset(struct sdhci_host *host, u8 mask)
185 {
186         unsigned long timeout;
187         u32 uninitialized_var(ier);
188
189         if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
190                 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
191                         SDHCI_CARD_PRESENT))
192                         return;
193         }
194
195         if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
196                 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
197
198         if (host->ops->platform_reset_enter)
199                 host->ops->platform_reset_enter(host, mask);
200
201         sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
202
203         if (mask & SDHCI_RESET_ALL) {
204                 host->clock = 0;
205                 /* Reset-all turns off SD Bus Power */
206                 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
207                         sdhci_runtime_pm_bus_off(host);
208         }
209
210         /* Wait max 100 ms */
211         timeout = 100;
212
213         /* hw clears the bit when it's done */
214         while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
215                 if (timeout == 0) {
216                         pr_err("%s: Reset 0x%x never completed.\n",
217                                 mmc_hostname(host->mmc), (int)mask);
218                         sdhci_dumpregs(host);
219                         return;
220                 }
221                 timeout--;
222                 mdelay(1);
223         }
224
225         if (host->ops->platform_reset_exit)
226                 host->ops->platform_reset_exit(host, mask);
227
228         if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
229                 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
230
231         if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
232                 if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
233                         host->ops->enable_dma(host);
234         }
235 }
236
237 static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
238
239 static void sdhci_init(struct sdhci_host *host, int soft)
240 {
241         if (soft)
242                 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
243         else
244                 sdhci_reset(host, SDHCI_RESET_ALL);
245
246         sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
247                 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
248                 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
249                 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
250                 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
251
252         if (soft) {
253                 /* force clock reconfiguration */
254                 host->clock = 0;
255                 sdhci_set_ios(host->mmc, &host->mmc->ios);
256         }
257 }
258
259 static void sdhci_reinit(struct sdhci_host *host)
260 {
261         sdhci_init(host, 0);
262         /*
263          * Retuning stuffs are affected by different cards inserted and only
264          * applicable to UHS-I cards. So reset these fields to their initial
265          * value when card is removed.
266          */
267         if (host->flags & SDHCI_USING_RETUNING_TIMER) {
268                 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
269
270                 flush_delayed_work(&host->tuning_timeout_work);
271                 host->flags &= ~SDHCI_NEEDS_RETUNING;
272                 host->mmc->max_blk_count =
273                         (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
274         }
275         sdhci_enable_card_detection(host);
276 }
277
278 static void sdhci_activate_led(struct sdhci_host *host)
279 {
280         u8 ctrl;
281
282         ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
283         ctrl |= SDHCI_CTRL_LED;
284         sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
285 }
286
287 static void sdhci_deactivate_led(struct sdhci_host *host)
288 {
289         u8 ctrl;
290
291         ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
292         ctrl &= ~SDHCI_CTRL_LED;
293         sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
294 }
295
296 #ifdef SDHCI_USE_LEDS_CLASS
297 static void sdhci_led_control(struct led_classdev *led,
298         enum led_brightness brightness)
299 {
300         struct sdhci_host *host = container_of(led, struct sdhci_host, led);
301         unsigned long flags;
302
303         spin_lock_irqsave(&host->lock, flags);
304
305         if (host->runtime_suspended)
306                 goto out;
307
308         if (brightness == LED_OFF)
309                 sdhci_deactivate_led(host);
310         else
311                 sdhci_activate_led(host);
312 out:
313         spin_unlock_irqrestore(&host->lock, flags);
314 }
315 #endif
316
317 /*****************************************************************************\
318  *                                                                           *
319  * Core functions                                                            *
320  *                                                                           *
321 \*****************************************************************************/
322
323 static void sdhci_read_block_pio(struct sdhci_host *host)
324 {
325         unsigned long flags;
326         size_t blksize, len, chunk;
327         u32 uninitialized_var(scratch);
328         u8 *buf;
329
330         DBG("PIO reading\n");
331
332         blksize = host->data->blksz;
333         chunk = 0;
334
335         local_irq_save(flags);
336
337         while (blksize) {
338                 if (!sg_miter_next(&host->sg_miter))
339                         BUG();
340
341                 len = min(host->sg_miter.length, blksize);
342
343                 blksize -= len;
344                 host->sg_miter.consumed = len;
345
346                 buf = host->sg_miter.addr;
347
348                 while (len) {
349                         if (chunk == 0) {
350                                 scratch = sdhci_readl(host, SDHCI_BUFFER);
351                                 chunk = 4;
352                         }
353
354                         *buf = scratch & 0xFF;
355
356                         buf++;
357                         scratch >>= 8;
358                         chunk--;
359                         len--;
360                 }
361         }
362
363         sg_miter_stop(&host->sg_miter);
364
365         local_irq_restore(flags);
366 }
367
368 static void sdhci_write_block_pio(struct sdhci_host *host)
369 {
370         unsigned long flags;
371         size_t blksize, len, chunk;
372         u32 scratch;
373         u8 *buf;
374
375         DBG("PIO writing\n");
376
377         blksize = host->data->blksz;
378         chunk = 0;
379         scratch = 0;
380
381         local_irq_save(flags);
382
383         while (blksize) {
384                 if (!sg_miter_next(&host->sg_miter))
385                         BUG();
386
387                 len = min(host->sg_miter.length, blksize);
388
389                 blksize -= len;
390                 host->sg_miter.consumed = len;
391
392                 buf = host->sg_miter.addr;
393
394                 while (len) {
395                         scratch |= (u32)*buf << (chunk * 8);
396
397                         buf++;
398                         chunk++;
399                         len--;
400
401                         if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
402                                 sdhci_writel(host, scratch, SDHCI_BUFFER);
403                                 chunk = 0;
404                                 scratch = 0;
405                         }
406                 }
407         }
408
409         sg_miter_stop(&host->sg_miter);
410
411         local_irq_restore(flags);
412 }
413
414 static void sdhci_transfer_pio(struct sdhci_host *host)
415 {
416         u32 mask;
417
418         BUG_ON(!host->data);
419
420         if (host->blocks == 0)
421                 return;
422
423         if (host->data->flags & MMC_DATA_READ)
424                 mask = SDHCI_DATA_AVAILABLE;
425         else
426                 mask = SDHCI_SPACE_AVAILABLE;
427
428         /*
429          * Some controllers (JMicron JMB38x) mess up the buffer bits
430          * for transfers < 4 bytes. As long as it is just one block,
431          * we can ignore the bits.
432          */
433         if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
434                 (host->data->blocks == 1))
435                 mask = ~0;
436
437         while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
438                 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
439                         udelay(100);
440
441                 if (host->data->flags & MMC_DATA_READ)
442                         sdhci_read_block_pio(host);
443                 else
444                         sdhci_write_block_pio(host);
445
446                 host->blocks--;
447                 if (host->blocks == 0)
448                         break;
449         }
450
451         DBG("PIO transfer complete.\n");
452 }
453
454 static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
455 {
456         local_irq_save(*flags);
457         return kmap_atomic(sg_page(sg)) + sg->offset;
458 }
459
460 static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
461 {
462         kunmap_atomic(buffer);
463         local_irq_restore(*flags);
464 }
465
466 static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
467 {
468         __le32 *dataddr = (__le32 __force *)(desc + 4);
469         __le16 *cmdlen = (__le16 __force *)desc;
470
471         /* SDHCI specification says ADMA descriptors should be 4 byte
472          * aligned, so using 16 or 32bit operations should be safe. */
473
474         cmdlen[0] = cpu_to_le16(cmd);
475         cmdlen[1] = cpu_to_le16(len);
476
477         dataddr[0] = cpu_to_le32(addr);
478 }
479
480 static int sdhci_adma_table_pre(struct sdhci_host *host,
481         struct mmc_data *data)
482 {
483         int direction;
484
485         u8 *desc;
486         u8 *align;
487         dma_addr_t addr;
488         dma_addr_t align_addr;
489         int len, offset;
490
491         struct scatterlist *sg;
492         int i;
493         char *buffer;
494         unsigned long flags;
495
496         /*
497          * The spec does not specify endianness of descriptor table.
498          * We currently guess that it is LE.
499          */
500
501         if (data->flags & MMC_DATA_READ)
502                 direction = DMA_FROM_DEVICE;
503         else
504                 direction = DMA_TO_DEVICE;
505
506         /*
507          * The ADMA descriptor table is mapped further down as we
508          * need to fill it with data first.
509          */
510
511         host->align_addr = dma_map_single(mmc_dev(host->mmc),
512                 host->align_buffer, 128 * 4, direction);
513         if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
514                 goto fail;
515         BUG_ON(host->align_addr & 0x3);
516
517         host->sg_count = dma_map_sg(mmc_dev(host->mmc),
518                 data->sg, data->sg_len, direction);
519         if (host->sg_count == 0)
520                 goto unmap_align;
521
522         desc = host->adma_desc;
523         align = host->align_buffer;
524
525         align_addr = host->align_addr;
526
527         for_each_sg(data->sg, sg, host->sg_count, i) {
528                 addr = sg_dma_address(sg);
529                 len = sg_dma_len(sg);
530
531                 /*
532                  * The SDHCI specification states that ADMA
533                  * addresses must be 32-bit aligned. If they
534                  * aren't, then we use a bounce buffer for
535                  * the (up to three) bytes that screw up the
536                  * alignment.
537                  */
538                 offset = (4 - (addr & 0x3)) & 0x3;
539                 if (offset) {
540                         if (data->flags & MMC_DATA_WRITE) {
541                                 buffer = sdhci_kmap_atomic(sg, &flags);
542                                 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
543                                 memcpy(align, buffer, offset);
544                                 sdhci_kunmap_atomic(buffer, &flags);
545                         }
546
547                         /* tran, valid */
548                         sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
549
550                         BUG_ON(offset > 65536);
551
552                         align += 4;
553                         align_addr += 4;
554
555                         desc += 8;
556
557                         addr += offset;
558                         len -= offset;
559                 }
560
561                 BUG_ON(len > 65536);
562
563                 /* tran, valid */
564                 sdhci_set_adma_desc(desc, addr, len, 0x21);
565                 desc += 8;
566
567                 /*
568                  * If this triggers then we have a calculation bug
569                  * somewhere. :/
570                  */
571                 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
572         }
573
574         if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
575                 /*
576                 * Mark the last descriptor as the terminating descriptor
577                 */
578                 if (desc != host->adma_desc) {
579                         desc -= 8;
580                         desc[0] |= 0x2; /* end */
581                 }
582         } else {
583                 /*
584                 * Add a terminating entry.
585                 */
586
587                 /* nop, end, valid */
588                 sdhci_set_adma_desc(desc, 0, 0, 0x3);
589         }
590
591         /*
592          * Resync align buffer as we might have changed it.
593          */
594         if (data->flags & MMC_DATA_WRITE) {
595                 dma_sync_single_for_device(mmc_dev(host->mmc),
596                         host->align_addr, 128 * 4, direction);
597         }
598
599         host->adma_addr = dma_map_single(mmc_dev(host->mmc),
600                 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
601         if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
602                 goto unmap_entries;
603         BUG_ON(host->adma_addr & 0x3);
604
605         return 0;
606
607 unmap_entries:
608         dma_unmap_sg(mmc_dev(host->mmc), data->sg,
609                 data->sg_len, direction);
610 unmap_align:
611         dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
612                 128 * 4, direction);
613 fail:
614         return -EINVAL;
615 }
616
617 static void sdhci_adma_table_post(struct sdhci_host *host,
618         struct mmc_data *data)
619 {
620         int direction;
621
622         struct scatterlist *sg;
623         int i, size;
624         u8 *align;
625         char *buffer;
626         unsigned long flags;
627
628         if (data->flags & MMC_DATA_READ)
629                 direction = DMA_FROM_DEVICE;
630         else
631                 direction = DMA_TO_DEVICE;
632
633         dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
634                 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
635
636         dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
637                 128 * 4, direction);
638
639         if (data->flags & MMC_DATA_READ) {
640                 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
641                         data->sg_len, direction);
642
643                 align = host->align_buffer;
644
645                 for_each_sg(data->sg, sg, host->sg_count, i) {
646                         if (sg_dma_address(sg) & 0x3) {
647                                 size = 4 - (sg_dma_address(sg) & 0x3);
648
649                                 buffer = sdhci_kmap_atomic(sg, &flags);
650                                 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
651                                 memcpy(buffer, align, size);
652                                 sdhci_kunmap_atomic(buffer, &flags);
653
654                                 align += 4;
655                         }
656                 }
657         }
658
659         dma_unmap_sg(mmc_dev(host->mmc), data->sg,
660                 data->sg_len, direction);
661 }
662
663 static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
664 {
665         u8 count;
666         struct mmc_data *data = cmd->data;
667         unsigned target_timeout, current_timeout;
668
669         /*
670          * If the host controller provides us with an incorrect timeout
671          * value, just skip the check and use 0xE.  The hardware may take
672          * longer to time out, but that's much better than having a too-short
673          * timeout value.
674          */
675         if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
676                 return 0xE;
677
678         /* Unspecified timeout, assume max */
679         if (!data && !cmd->cmd_timeout_ms)
680                 return 0xE;
681
682         /* timeout in us */
683         if (!data)
684                 target_timeout = cmd->cmd_timeout_ms * 1000;
685         else {
686                 target_timeout = data->timeout_ns / 1000;
687                 if (host->clock)
688                         target_timeout += data->timeout_clks / host->clock;
689         }
690
691         /*
692          * Figure out needed cycles.
693          * We do this in steps in order to fit inside a 32 bit int.
694          * The first step is the minimum timeout, which will have a
695          * minimum resolution of 6 bits:
696          * (1) 2^13*1000 > 2^22,
697          * (2) host->timeout_clk < 2^16
698          *     =>
699          *     (1) / (2) > 2^6
700          */
701         count = 0;
702         current_timeout = (1 << 13) * 1000 / host->timeout_clk;
703         while (current_timeout < target_timeout) {
704                 count++;
705                 current_timeout <<= 1;
706                 if (count >= 0xF)
707                         break;
708         }
709
710         if (count >= 0xF) {
711                 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
712                     mmc_hostname(host->mmc), count, cmd->opcode);
713                 count = 0xE;
714         }
715
716         return count;
717 }
718
719 static void sdhci_set_transfer_irqs(struct sdhci_host *host)
720 {
721         u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
722         u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
723
724         if (host->flags & SDHCI_REQ_USE_DMA)
725                 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
726         else
727                 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
728 }
729
730 static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
731 {
732         u8 count;
733         u8 ctrl;
734         struct mmc_data *data = cmd->data;
735         int ret;
736
737         WARN_ON(host->data);
738
739         if (data || (cmd->flags & MMC_RSP_BUSY)) {
740                 count = sdhci_calc_timeout(host, cmd);
741                 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
742         }
743
744         if (!data)
745                 return;
746
747         /* Sanity checks */
748         BUG_ON(data->blksz * data->blocks > 524288);
749         BUG_ON(data->blksz > host->mmc->max_blk_size);
750         BUG_ON(data->blocks > 65535);
751
752         host->data = data;
753         host->data_early = 0;
754         host->data->bytes_xfered = 0;
755
756         if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
757                 host->flags |= SDHCI_REQ_USE_DMA;
758
759         /*
760          * FIXME: This doesn't account for merging when mapping the
761          * scatterlist.
762          */
763         if (host->flags & SDHCI_REQ_USE_DMA) {
764                 int broken, i;
765                 struct scatterlist *sg;
766
767                 broken = 0;
768                 if (host->flags & SDHCI_USE_ADMA) {
769                         if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
770                                 broken = 1;
771                 } else {
772                         if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
773                                 broken = 1;
774                 }
775
776                 if (unlikely(broken)) {
777                         for_each_sg(data->sg, sg, data->sg_len, i) {
778                                 if (sg->length & 0x3) {
779                                         DBG("Reverting to PIO because of "
780                                                 "transfer size (%d)\n",
781                                                 sg->length);
782                                         host->flags &= ~SDHCI_REQ_USE_DMA;
783                                         break;
784                                 }
785                         }
786                 }
787         }
788
789         /*
790          * The assumption here being that alignment is the same after
791          * translation to device address space.
792          */
793         if (host->flags & SDHCI_REQ_USE_DMA) {
794                 int broken, i;
795                 struct scatterlist *sg;
796
797                 broken = 0;
798                 if (host->flags & SDHCI_USE_ADMA) {
799                         /*
800                          * As we use 3 byte chunks to work around
801                          * alignment problems, we need to check this
802                          * quirk.
803                          */
804                         if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
805                                 broken = 1;
806                 } else {
807                         if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
808                                 broken = 1;
809                 }
810
811                 if (unlikely(broken)) {
812                         for_each_sg(data->sg, sg, data->sg_len, i) {
813                                 if (sg->offset & 0x3) {
814                                         DBG("Reverting to PIO because of "
815                                                 "bad alignment\n");
816                                         host->flags &= ~SDHCI_REQ_USE_DMA;
817                                         break;
818                                 }
819                         }
820                 }
821         }
822
823         if (host->flags & SDHCI_REQ_USE_DMA) {
824                 if (host->flags & SDHCI_USE_ADMA) {
825                         ret = sdhci_adma_table_pre(host, data);
826                         if (ret) {
827                                 /*
828                                  * This only happens when someone fed
829                                  * us an invalid request.
830                                  */
831                                 WARN_ON(1);
832                                 host->flags &= ~SDHCI_REQ_USE_DMA;
833                         } else {
834                                 sdhci_writel(host, host->adma_addr,
835                                         SDHCI_ADMA_ADDRESS);
836                         }
837                 } else {
838                         int sg_cnt;
839
840                         sg_cnt = dma_map_sg(mmc_dev(host->mmc),
841                                         data->sg, data->sg_len,
842                                         (data->flags & MMC_DATA_READ) ?
843                                                 DMA_FROM_DEVICE :
844                                                 DMA_TO_DEVICE);
845                         if (sg_cnt == 0) {
846                                 /*
847                                  * This only happens when someone fed
848                                  * us an invalid request.
849                                  */
850                                 WARN_ON(1);
851                                 host->flags &= ~SDHCI_REQ_USE_DMA;
852                         } else {
853                                 WARN_ON(sg_cnt != 1);
854                                 sdhci_writel(host, sg_dma_address(data->sg),
855                                         SDHCI_DMA_ADDRESS);
856                         }
857                 }
858         }
859
860         /*
861          * Always adjust the DMA selection as some controllers
862          * (e.g. JMicron) can't do PIO properly when the selection
863          * is ADMA.
864          */
865         if (host->version >= SDHCI_SPEC_200) {
866                 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
867                 ctrl &= ~SDHCI_CTRL_DMA_MASK;
868                 if ((host->flags & SDHCI_REQ_USE_DMA) &&
869                         (host->flags & SDHCI_USE_ADMA))
870                         ctrl |= SDHCI_CTRL_ADMA32;
871                 else
872                         ctrl |= SDHCI_CTRL_SDMA;
873                 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
874         }
875
876         if (!(host->flags & SDHCI_REQ_USE_DMA)) {
877                 int flags;
878
879                 flags = SG_MITER_ATOMIC;
880                 if (host->data->flags & MMC_DATA_READ)
881                         flags |= SG_MITER_TO_SG;
882                 else
883                         flags |= SG_MITER_FROM_SG;
884                 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
885                 host->blocks = data->blocks;
886         }
887
888         sdhci_set_transfer_irqs(host);
889
890         /* Set the DMA boundary value and block size */
891         sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
892                 data->blksz), SDHCI_BLOCK_SIZE);
893         sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
894 }
895
896 static void sdhci_set_transfer_mode(struct sdhci_host *host,
897         struct mmc_command *cmd)
898 {
899         u16 mode;
900         struct mmc_data *data = cmd->data;
901
902         if (data == NULL)
903                 return;
904
905         WARN_ON(!host->data);
906
907         mode = SDHCI_TRNS_BLK_CNT_EN;
908         if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
909                 mode |= SDHCI_TRNS_MULTI;
910                 /*
911                  * If we are sending CMD23, CMD12 never gets sent
912                  * on successful completion (so no Auto-CMD12).
913                  */
914                 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
915                         mode |= SDHCI_TRNS_AUTO_CMD12;
916                 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
917                         mode |= SDHCI_TRNS_AUTO_CMD23;
918                         sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
919                 }
920         }
921
922         if (data->flags & MMC_DATA_READ)
923                 mode |= SDHCI_TRNS_READ;
924         if (host->flags & SDHCI_REQ_USE_DMA)
925                 mode |= SDHCI_TRNS_DMA;
926
927         sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
928 }
929
930 static void sdhci_finish_data(struct sdhci_host *host)
931 {
932         struct mmc_data *data;
933
934         BUG_ON(!host->data);
935
936         data = host->data;
937         host->data = NULL;
938
939         if (host->flags & SDHCI_REQ_USE_DMA) {
940                 if (host->flags & SDHCI_USE_ADMA)
941                         sdhci_adma_table_post(host, data);
942                 else {
943                         dma_unmap_sg(mmc_dev(host->mmc), data->sg,
944                                 data->sg_len, (data->flags & MMC_DATA_READ) ?
945                                         DMA_FROM_DEVICE : DMA_TO_DEVICE);
946                 }
947         }
948
949         /*
950          * The specification states that the block count register must
951          * be updated, but it does not specify at what point in the
952          * data flow. That makes the register entirely useless to read
953          * back so we have to assume that nothing made it to the card
954          * in the event of an error.
955          */
956         if (data->error)
957                 data->bytes_xfered = 0;
958         else
959                 data->bytes_xfered = data->blksz * data->blocks;
960
961         /*
962          * Need to send CMD12 if -
963          * a) open-ended multiblock transfer (no CMD23)
964          * b) error in multiblock transfer
965          */
966         if (data->stop &&
967             (data->error ||
968              !host->mrq->sbc)) {
969
970                 /*
971                  * The controller needs a reset of internal state machines
972                  * upon error conditions.
973                  */
974                 if (data->error) {
975                         sdhci_reset(host, SDHCI_RESET_CMD);
976                         sdhci_reset(host, SDHCI_RESET_DATA);
977                 }
978
979                 sdhci_send_command(host, data->stop);
980         } else
981                 schedule_work(&host->finish_work);
982 }
983
984 void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
985 {
986         int flags;
987         u32 mask;
988         unsigned long timeout;
989
990         WARN_ON(host->cmd);
991
992         /* Wait max 10 ms */
993         timeout = 10;
994
995         mask = SDHCI_CMD_INHIBIT;
996         if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
997                 mask |= SDHCI_DATA_INHIBIT;
998
999         /* We shouldn't wait for data inihibit for stop commands, even
1000            though they might use busy signaling */
1001         if (host->mrq->data && (cmd == host->mrq->data->stop))
1002                 mask &= ~SDHCI_DATA_INHIBIT;
1003
1004         while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1005                 if (timeout == 0) {
1006                         pr_err("%s: Controller never released "
1007                                 "inhibit bit(s).\n", mmc_hostname(host->mmc));
1008                         sdhci_dumpregs(host);
1009                         cmd->error = -EIO;
1010                         schedule_work(&host->finish_work);
1011                         return;
1012                 }
1013                 timeout--;
1014                 mdelay(1);
1015         }
1016
1017         schedule_delayed_work(&host->timeout_work, 10 * HZ);
1018
1019         host->cmd = cmd;
1020
1021         sdhci_prepare_data(host, cmd);
1022
1023         sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1024
1025         sdhci_set_transfer_mode(host, cmd);
1026
1027         if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1028                 pr_err("%s: Unsupported response type!\n",
1029                         mmc_hostname(host->mmc));
1030                 cmd->error = -EINVAL;
1031                 schedule_work(&host->finish_work);
1032                 return;
1033         }
1034
1035         if (!(cmd->flags & MMC_RSP_PRESENT))
1036                 flags = SDHCI_CMD_RESP_NONE;
1037         else if (cmd->flags & MMC_RSP_136)
1038                 flags = SDHCI_CMD_RESP_LONG;
1039         else if (cmd->flags & MMC_RSP_BUSY)
1040                 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1041         else
1042                 flags = SDHCI_CMD_RESP_SHORT;
1043
1044         if (cmd->flags & MMC_RSP_CRC)
1045                 flags |= SDHCI_CMD_CRC;
1046         if (cmd->flags & MMC_RSP_OPCODE)
1047                 flags |= SDHCI_CMD_INDEX;
1048
1049         /* CMD19 is special in that the Data Present Select should be set */
1050         if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1051             cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1052                 flags |= SDHCI_CMD_DATA;
1053
1054         sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1055 }
1056 EXPORT_SYMBOL_GPL(sdhci_send_command);
1057
1058 static void sdhci_finish_command(struct sdhci_host *host)
1059 {
1060         int i;
1061
1062         BUG_ON(host->cmd == NULL);
1063
1064         if (host->cmd->flags & MMC_RSP_PRESENT) {
1065                 if (host->cmd->flags & MMC_RSP_136) {
1066                         /* CRC is stripped so we need to do some shifting. */
1067                         for (i = 0;i < 4;i++) {
1068                                 host->cmd->resp[i] = sdhci_readl(host,
1069                                         SDHCI_RESPONSE + (3-i)*4) << 8;
1070                                 if (i != 3)
1071                                         host->cmd->resp[i] |=
1072                                                 sdhci_readb(host,
1073                                                 SDHCI_RESPONSE + (3-i)*4-1);
1074                         }
1075                 } else {
1076                         host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1077                 }
1078         }
1079
1080         host->cmd->error = 0;
1081
1082         /* Finished CMD23, now send actual command. */
1083         if (host->cmd == host->mrq->sbc) {
1084                 host->cmd = NULL;
1085                 sdhci_send_command(host, host->mrq->cmd);
1086         } else {
1087
1088                 /* Processed actual command. */
1089                 if (host->data && host->data_early)
1090                         sdhci_finish_data(host);
1091
1092                 if (!host->cmd->data)
1093                         schedule_work(&host->finish_work);
1094
1095                 host->cmd = NULL;
1096         }
1097 }
1098
1099 static u16 sdhci_get_preset_value(struct sdhci_host *host)
1100 {
1101         u16 ctrl, preset = 0;
1102
1103         ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1104
1105         switch (ctrl & SDHCI_CTRL_UHS_MASK) {
1106         case SDHCI_CTRL_UHS_SDR12:
1107                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1108                 break;
1109         case SDHCI_CTRL_UHS_SDR25:
1110                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1111                 break;
1112         case SDHCI_CTRL_UHS_SDR50:
1113                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1114                 break;
1115         case SDHCI_CTRL_UHS_SDR104:
1116                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1117                 break;
1118         case SDHCI_CTRL_UHS_DDR50:
1119                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1120                 break;
1121         default:
1122                 pr_warn("%s: Invalid UHS-I mode selected\n",
1123                         mmc_hostname(host->mmc));
1124                 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1125                 break;
1126         }
1127         return preset;
1128 }
1129
1130 static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1131 {
1132         int div = 0; /* Initialized for compiler warning */
1133         int real_div = div, clk_mul = 1;
1134         u16 clk = 0;
1135         unsigned long timeout;
1136
1137         if (clock && clock == host->clock)
1138                 return;
1139
1140         host->mmc->actual_clock = 0;
1141
1142         if (host->ops->set_clock) {
1143                 host->ops->set_clock(host, clock);
1144                 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1145                         return;
1146         }
1147
1148         sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1149
1150         if (clock == 0)
1151                 goto out;
1152
1153         if (host->version >= SDHCI_SPEC_300) {
1154                 if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
1155                         SDHCI_CTRL_PRESET_VAL_ENABLE) {
1156                         u16 pre_val;
1157
1158                         clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1159                         pre_val = sdhci_get_preset_value(host);
1160                         div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1161                                 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1162                         if (host->clk_mul &&
1163                                 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1164                                 clk = SDHCI_PROG_CLOCK_MODE;
1165                                 real_div = div + 1;
1166                                 clk_mul = host->clk_mul;
1167                         } else {
1168                                 real_div = max_t(int, 1, div << 1);
1169                         }
1170                         goto clock_set;
1171                 }
1172
1173                 /*
1174                  * Check if the Host Controller supports Programmable Clock
1175                  * Mode.
1176                  */
1177                 if (host->clk_mul) {
1178                         for (div = 1; div <= 1024; div++) {
1179                                 if ((host->max_clk * host->clk_mul / div)
1180                                         <= clock)
1181                                         break;
1182                         }
1183                         /*
1184                          * Set Programmable Clock Mode in the Clock
1185                          * Control register.
1186                          */
1187                         clk = SDHCI_PROG_CLOCK_MODE;
1188                         real_div = div;
1189                         clk_mul = host->clk_mul;
1190                         div--;
1191                 } else {
1192                         /* Version 3.00 divisors must be a multiple of 2. */
1193                         if (host->max_clk <= clock)
1194                                 div = 1;
1195                         else {
1196                                 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1197                                      div += 2) {
1198                                         if ((host->max_clk / div) <= clock)
1199                                                 break;
1200                                 }
1201                         }
1202                         real_div = div;
1203                         div >>= 1;
1204                 }
1205         } else {
1206                 /* Version 2.00 divisors must be a power of 2. */
1207                 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1208                         if ((host->max_clk / div) <= clock)
1209                                 break;
1210                 }
1211                 real_div = div;
1212                 div >>= 1;
1213         }
1214
1215 clock_set:
1216         if (real_div)
1217                 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1218
1219         clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1220         clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1221                 << SDHCI_DIVIDER_HI_SHIFT;
1222         clk |= SDHCI_CLOCK_INT_EN;
1223         sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1224
1225         /* Wait max 20 ms */
1226         timeout = 20;
1227         while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1228                 & SDHCI_CLOCK_INT_STABLE)) {
1229                 if (timeout == 0) {
1230                         pr_err("%s: Internal clock never "
1231                                 "stabilised.\n", mmc_hostname(host->mmc));
1232                         sdhci_dumpregs(host);
1233                         return;
1234                 }
1235                 timeout--;
1236                 mdelay(1);
1237         }
1238
1239         clk |= SDHCI_CLOCK_CARD_EN;
1240         sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1241
1242 out:
1243         host->clock = clock;
1244 }
1245
1246 static inline void sdhci_update_clock(struct sdhci_host *host)
1247 {
1248         unsigned int clock;
1249
1250         clock = host->clock;
1251         host->clock = 0;
1252         sdhci_set_clock(host, clock);
1253 }
1254
1255 static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1256 {
1257         u8 pwr = 0;
1258
1259         if (power != (unsigned short)-1) {
1260                 switch (1 << power) {
1261                 case MMC_VDD_165_195:
1262                         pwr = SDHCI_POWER_180;
1263                         break;
1264                 case MMC_VDD_29_30:
1265                 case MMC_VDD_30_31:
1266                         pwr = SDHCI_POWER_300;
1267                         break;
1268                 case MMC_VDD_32_33:
1269                 case MMC_VDD_33_34:
1270                         pwr = SDHCI_POWER_330;
1271                         break;
1272                 default:
1273                         BUG();
1274                 }
1275         }
1276
1277         if (host->pwr == pwr)
1278                 return -1;
1279
1280         host->pwr = pwr;
1281
1282         if (pwr == 0) {
1283                 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1284                 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1285                         sdhci_runtime_pm_bus_off(host);
1286                 return 0;
1287         }
1288
1289         /*
1290          * Spec says that we should clear the power reg before setting
1291          * a new value. Some controllers don't seem to like this though.
1292          */
1293         if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1294                 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1295
1296         /*
1297          * At least the Marvell CaFe chip gets confused if we set the voltage
1298          * and set turn on power at the same time, so set the voltage first.
1299          */
1300         if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1301                 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1302
1303         pwr |= SDHCI_POWER_ON;
1304
1305         sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1306
1307         if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1308                 sdhci_runtime_pm_bus_on(host);
1309
1310         /*
1311          * Some controllers need an extra 10ms delay of 10ms before they
1312          * can apply clock after applying power
1313          */
1314         if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1315                 mdelay(10);
1316
1317         return power;
1318 }
1319
1320 /*****************************************************************************\
1321  *                                                                           *
1322  * MMC callbacks                                                             *
1323  *                                                                           *
1324 \*****************************************************************************/
1325
1326 static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1327 {
1328         struct sdhci_host *host;
1329         int present;
1330         unsigned long flags;
1331         u32 tuning_opcode;
1332
1333         host = mmc_priv(mmc);
1334
1335         sdhci_runtime_pm_get(host);
1336
1337         spin_lock_irqsave(&host->lock, flags);
1338
1339         WARN_ON(host->mrq != NULL);
1340
1341 #ifndef SDHCI_USE_LEDS_CLASS
1342         sdhci_activate_led(host);
1343 #endif
1344
1345         /*
1346          * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1347          * requests if Auto-CMD12 is enabled.
1348          */
1349         if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1350                 if (mrq->stop) {
1351                         mrq->data->stop = NULL;
1352                         mrq->stop = NULL;
1353                 }
1354         }
1355
1356         host->mrq = mrq;
1357
1358         /*
1359          * Firstly check card presence from cd-gpio.  The return could
1360          * be one of the following possibilities:
1361          *     negative: cd-gpio is not available
1362          *     zero: cd-gpio is used, and card is removed
1363          *     one: cd-gpio is used, and card is present
1364          */
1365         present = mmc_gpio_get_cd(host->mmc);
1366         if (present < 0) {
1367                 /* If polling, assume that the card is always present. */
1368                 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1369                         present = 1;
1370                 else
1371                         present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1372                                         SDHCI_CARD_PRESENT;
1373         }
1374
1375         if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1376                 host->mrq->cmd->error = -ENOMEDIUM;
1377                 schedule_work(&host->finish_work);
1378         } else {
1379                 u32 present_state;
1380
1381                 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1382                 /*
1383                  * Check if the re-tuning timeout has already expired and there
1384                  * is no on-going data transfer. If so, we need to execute
1385                  * tuning procedure before sending command.
1386                  */
1387                 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1388                     !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1389                         if (mmc->card) {
1390                                 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1391                                 tuning_opcode =
1392                                         mmc->card->type == MMC_TYPE_MMC ?
1393                                         MMC_SEND_TUNING_BLOCK_HS200 :
1394                                         MMC_SEND_TUNING_BLOCK;
1395                                 spin_unlock_irqrestore(&host->lock, flags);
1396                                 sdhci_execute_tuning(mmc, tuning_opcode);
1397                                 spin_lock_irqsave(&host->lock, flags);
1398
1399                                 /* Restore original mmc_request structure */
1400                                 host->mrq = mrq;
1401                         }
1402                 }
1403
1404                 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1405                         sdhci_send_command(host, mrq->sbc);
1406                 else
1407                         sdhci_send_command(host, mrq->cmd);
1408         }
1409
1410         mmiowb();
1411         spin_unlock_irqrestore(&host->lock, flags);
1412 }
1413
1414 static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1415 {
1416         unsigned long flags;
1417         int vdd_bit = -1;
1418         u8 ctrl;
1419
1420         spin_lock_irqsave(&host->lock, flags);
1421
1422         if (host->flags & SDHCI_DEVICE_DEAD) {
1423                 spin_unlock_irqrestore(&host->lock, flags);
1424                 if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
1425                         mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
1426                 return;
1427         }
1428
1429         /*
1430          * Reset the chip on each power off.
1431          * Should clear out any weird states.
1432          */
1433         if (ios->power_mode == MMC_POWER_OFF) {
1434                 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1435                 sdhci_reinit(host);
1436         }
1437
1438         if (host->version >= SDHCI_SPEC_300 &&
1439                 (ios->power_mode == MMC_POWER_UP) &&
1440                 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1441                 sdhci_enable_preset_value(host, false);
1442
1443         sdhci_set_clock(host, ios->clock);
1444
1445         if (ios->power_mode == MMC_POWER_OFF)
1446                 vdd_bit = sdhci_set_power(host, -1);
1447         else
1448                 vdd_bit = sdhci_set_power(host, ios->vdd);
1449
1450         if (host->vmmc && vdd_bit != -1) {
1451                 spin_unlock_irqrestore(&host->lock, flags);
1452                 mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
1453                 spin_lock_irqsave(&host->lock, flags);
1454         }
1455
1456         if (host->ops->platform_send_init_74_clocks)
1457                 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1458
1459         /*
1460          * If your platform has 8-bit width support but is not a v3 controller,
1461          * or if it requires special setup code, you should implement that in
1462          * platform_bus_width().
1463          */
1464         if (host->ops->platform_bus_width) {
1465                 host->ops->platform_bus_width(host, ios->bus_width);
1466         } else {
1467                 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1468                 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1469                         ctrl &= ~SDHCI_CTRL_4BITBUS;
1470                         if (host->version >= SDHCI_SPEC_300)
1471                                 ctrl |= SDHCI_CTRL_8BITBUS;
1472                 } else {
1473                         if (host->version >= SDHCI_SPEC_300)
1474                                 ctrl &= ~SDHCI_CTRL_8BITBUS;
1475                         if (ios->bus_width == MMC_BUS_WIDTH_4)
1476                                 ctrl |= SDHCI_CTRL_4BITBUS;
1477                         else
1478                                 ctrl &= ~SDHCI_CTRL_4BITBUS;
1479                 }
1480                 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1481         }
1482
1483         ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1484
1485         if ((ios->timing == MMC_TIMING_SD_HS ||
1486              ios->timing == MMC_TIMING_MMC_HS)
1487             && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1488                 ctrl |= SDHCI_CTRL_HISPD;
1489         else
1490                 ctrl &= ~SDHCI_CTRL_HISPD;
1491
1492         if (host->version >= SDHCI_SPEC_300) {
1493                 u16 clk, ctrl_2;
1494
1495                 /* In case of UHS-I modes, set High Speed Enable */
1496                 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1497                     (ios->timing == MMC_TIMING_UHS_SDR50) ||
1498                     (ios->timing == MMC_TIMING_UHS_SDR104) ||
1499                     (ios->timing == MMC_TIMING_UHS_DDR50) ||
1500                     (ios->timing == MMC_TIMING_UHS_SDR25))
1501                         ctrl |= SDHCI_CTRL_HISPD;
1502
1503                 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1504                 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1505                         sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1506                         /*
1507                          * We only need to set Driver Strength if the
1508                          * preset value enable is not set.
1509                          */
1510                         ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1511                         if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1512                                 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1513                         else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1514                                 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1515
1516                         sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1517                 } else {
1518                         /*
1519                          * According to SDHC Spec v3.00, if the Preset Value
1520                          * Enable in the Host Control 2 register is set, we
1521                          * need to reset SD Clock Enable before changing High
1522                          * Speed Enable to avoid generating clock gliches.
1523                          */
1524
1525                         /* Reset SD Clock Enable */
1526                         clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1527                         clk &= ~SDHCI_CLOCK_CARD_EN;
1528                         sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1529
1530                         sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1531
1532                         /* Re-enable SD Clock */
1533                         sdhci_update_clock(host);
1534                 }
1535
1536
1537                 /* Reset SD Clock Enable */
1538                 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1539                 clk &= ~SDHCI_CLOCK_CARD_EN;
1540                 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1541
1542                 if (host->ops->set_uhs_signaling)
1543                         host->ops->set_uhs_signaling(host, ios->timing);
1544                 else {
1545                         ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1546                         /* Select Bus Speed Mode for host */
1547                         ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1548                         if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1549                             (ios->timing == MMC_TIMING_UHS_SDR104))
1550                                 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1551                         else if (ios->timing == MMC_TIMING_UHS_SDR12)
1552                                 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1553                         else if (ios->timing == MMC_TIMING_UHS_SDR25)
1554                                 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1555                         else if (ios->timing == MMC_TIMING_UHS_SDR50)
1556                                 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1557                         else if (ios->timing == MMC_TIMING_UHS_DDR50)
1558                                 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1559                         sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1560                 }
1561
1562                 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1563                                 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1564                                  (ios->timing == MMC_TIMING_UHS_SDR25) ||
1565                                  (ios->timing == MMC_TIMING_UHS_SDR50) ||
1566                                  (ios->timing == MMC_TIMING_UHS_SDR104) ||
1567                                  (ios->timing == MMC_TIMING_UHS_DDR50))) {
1568                         u16 preset;
1569
1570                         sdhci_enable_preset_value(host, true);
1571                         preset = sdhci_get_preset_value(host);
1572                         ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1573                                 >> SDHCI_PRESET_DRV_SHIFT;
1574                 }
1575
1576                 /* Re-enable SD Clock */
1577                 sdhci_update_clock(host);
1578         } else
1579                 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1580
1581         /*
1582          * Some (ENE) controllers go apeshit on some ios operation,
1583          * signalling timeout and CRC errors even on CMD0. Resetting
1584          * it on each ios seems to solve the problem.
1585          */
1586         if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1587                 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1588
1589         mmiowb();
1590         spin_unlock_irqrestore(&host->lock, flags);
1591 }
1592
1593 static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1594 {
1595         struct sdhci_host *host = mmc_priv(mmc);
1596
1597         sdhci_runtime_pm_get(host);
1598         sdhci_do_set_ios(host, ios);
1599         sdhci_runtime_pm_put(host);
1600 }
1601
1602 static int sdhci_do_get_cd(struct sdhci_host *host)
1603 {
1604         int gpio_cd = mmc_gpio_get_cd(host->mmc);
1605
1606         if (host->flags & SDHCI_DEVICE_DEAD)
1607                 return 0;
1608
1609         /* If polling/nonremovable, assume that the card is always present. */
1610         if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1611             (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1612                 return 1;
1613
1614         /* Try slot gpio detect */
1615         if (!IS_ERR_VALUE(gpio_cd))
1616                 return !!gpio_cd;
1617
1618         /* Host native card detect */
1619         return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1620 }
1621
1622 static int sdhci_get_cd(struct mmc_host *mmc)
1623 {
1624         struct sdhci_host *host = mmc_priv(mmc);
1625         int ret;
1626
1627         sdhci_runtime_pm_get(host);
1628         ret = sdhci_do_get_cd(host);
1629         sdhci_runtime_pm_put(host);
1630         return ret;
1631 }
1632
1633 static int sdhci_check_ro(struct sdhci_host *host)
1634 {
1635         unsigned long flags;
1636         int is_readonly;
1637
1638         spin_lock_irqsave(&host->lock, flags);
1639
1640         if (host->flags & SDHCI_DEVICE_DEAD)
1641                 is_readonly = 0;
1642         else if (host->ops->get_ro)
1643                 is_readonly = host->ops->get_ro(host);
1644         else
1645                 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1646                                 & SDHCI_WRITE_PROTECT);
1647
1648         spin_unlock_irqrestore(&host->lock, flags);
1649
1650         /* This quirk needs to be replaced by a callback-function later */
1651         return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1652                 !is_readonly : is_readonly;
1653 }
1654
1655 #define SAMPLE_COUNT    5
1656
1657 static int sdhci_do_get_ro(struct sdhci_host *host)
1658 {
1659         int i, ro_count;
1660
1661         if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1662                 return sdhci_check_ro(host);
1663
1664         ro_count = 0;
1665         for (i = 0; i < SAMPLE_COUNT; i++) {
1666                 if (sdhci_check_ro(host)) {
1667                         if (++ro_count > SAMPLE_COUNT / 2)
1668                                 return 1;
1669                 }
1670                 msleep(30);
1671         }
1672         return 0;
1673 }
1674
1675 static void sdhci_hw_reset(struct mmc_host *mmc)
1676 {
1677         struct sdhci_host *host = mmc_priv(mmc);
1678
1679         if (host->ops && host->ops->hw_reset)
1680                 host->ops->hw_reset(host);
1681 }
1682
1683 static int sdhci_get_ro(struct mmc_host *mmc)
1684 {
1685         struct sdhci_host *host = mmc_priv(mmc);
1686         int ret;
1687
1688         sdhci_runtime_pm_get(host);
1689         ret = sdhci_do_get_ro(host);
1690         sdhci_runtime_pm_put(host);
1691         return ret;
1692 }
1693
1694 static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1695 {
1696         if (host->flags & SDHCI_DEVICE_DEAD)
1697                 goto out;
1698
1699         if (enable)
1700                 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1701         else
1702                 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1703
1704         /* SDIO IRQ will be enabled as appropriate in runtime resume */
1705         if (host->runtime_suspended)
1706                 goto out;
1707
1708         if (enable)
1709                 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1710         else
1711                 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
1712 out:
1713         mmiowb();
1714 }
1715
1716 static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1717 {
1718         struct sdhci_host *host = mmc_priv(mmc);
1719         unsigned long flags;
1720
1721         spin_lock_irqsave(&host->lock, flags);
1722         sdhci_enable_sdio_irq_nolock(host, enable);
1723         spin_unlock_irqrestore(&host->lock, flags);
1724 }
1725
1726 static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1727                                                 struct mmc_ios *ios)
1728 {
1729         u16 ctrl;
1730         int ret;
1731
1732         /*
1733          * Signal Voltage Switching is only applicable for Host Controllers
1734          * v3.00 and above.
1735          */
1736         if (host->version < SDHCI_SPEC_300)
1737                 return 0;
1738
1739         ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1740
1741         switch (ios->signal_voltage) {
1742         case MMC_SIGNAL_VOLTAGE_330:
1743                 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1744                 ctrl &= ~SDHCI_CTRL_VDD_180;
1745                 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1746
1747                 if (host->vqmmc) {
1748                         ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
1749                         if (ret) {
1750                                 pr_warning("%s: Switching to 3.3V signalling voltage "
1751                                                 " failed\n", mmc_hostname(host->mmc));
1752                                 return -EIO;
1753                         }
1754                 }
1755                 /* Wait for 5ms */
1756                 usleep_range(5000, 5500);
1757
1758                 /* 3.3V regulator output should be stable within 5 ms */
1759                 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1760                 if (!(ctrl & SDHCI_CTRL_VDD_180))
1761                         return 0;
1762
1763                 pr_warning("%s: 3.3V regulator output did not became stable\n",
1764                                 mmc_hostname(host->mmc));
1765
1766                 return -EAGAIN;
1767         case MMC_SIGNAL_VOLTAGE_180:
1768                 if (host->vqmmc) {
1769                         ret = regulator_set_voltage(host->vqmmc,
1770                                         1700000, 1950000);
1771                         if (ret) {
1772                                 pr_warning("%s: Switching to 1.8V signalling voltage "
1773                                                 " failed\n", mmc_hostname(host->mmc));
1774                                 return -EIO;
1775                         }
1776                 }
1777
1778                 /*
1779                  * Enable 1.8V Signal Enable in the Host Control2
1780                  * register
1781                  */
1782                 ctrl |= SDHCI_CTRL_VDD_180;
1783                 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1784
1785                 /* Wait for 5ms */
1786                 usleep_range(5000, 5500);
1787
1788                 /* 1.8V regulator output should be stable within 5 ms */
1789                 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1790                 if (ctrl & SDHCI_CTRL_VDD_180)
1791                         return 0;
1792
1793                 pr_warning("%s: 1.8V regulator output did not became stable\n",
1794                                 mmc_hostname(host->mmc));
1795
1796                 return -EAGAIN;
1797         case MMC_SIGNAL_VOLTAGE_120:
1798                 if (host->vqmmc) {
1799                         ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
1800                         if (ret) {
1801                                 pr_warning("%s: Switching to 1.2V signalling voltage "
1802                                                 " failed\n", mmc_hostname(host->mmc));
1803                                 return -EIO;
1804                         }
1805                 }
1806                 return 0;
1807         default:
1808                 /* No signal voltage switch required */
1809                 return 0;
1810         }
1811 }
1812
1813 static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1814         struct mmc_ios *ios)
1815 {
1816         struct sdhci_host *host = mmc_priv(mmc);
1817         int err;
1818
1819         if (host->version < SDHCI_SPEC_300)
1820                 return 0;
1821         sdhci_runtime_pm_get(host);
1822         err = sdhci_do_start_signal_voltage_switch(host, ios);
1823         sdhci_runtime_pm_put(host);
1824         return err;
1825 }
1826
1827 static int sdhci_card_busy(struct mmc_host *mmc)
1828 {
1829         struct sdhci_host *host = mmc_priv(mmc);
1830         u32 present_state;
1831
1832         sdhci_runtime_pm_get(host);
1833         /* Check whether DAT[3:0] is 0000 */
1834         present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1835         sdhci_runtime_pm_put(host);
1836
1837         return !(present_state & SDHCI_DATA_LVL_MASK);
1838 }
1839
1840 static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1841 {
1842         struct sdhci_host *host;
1843         u16 ctrl;
1844         u32 ier;
1845         int tuning_loop_counter = MAX_TUNING_LOOP;
1846         unsigned long timeout;
1847         int err = 0;
1848         bool requires_tuning_nonuhs = false;
1849
1850         host = mmc_priv(mmc);
1851
1852         sdhci_runtime_pm_get(host);
1853         disable_irq(host->irq);
1854         spin_lock(&host->lock);
1855
1856         ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1857
1858         /*
1859          * The Host Controller needs tuning only in case of SDR104 mode
1860          * and for SDR50 mode when Use Tuning for SDR50 is set in the
1861          * Capabilities register.
1862          * If the Host Controller supports the HS200 mode then the
1863          * tuning function has to be executed.
1864          */
1865         if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1866             (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1867              host->flags & SDHCI_SDR104_NEEDS_TUNING))
1868                 requires_tuning_nonuhs = true;
1869
1870         if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1871             requires_tuning_nonuhs)
1872                 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1873         else {
1874                 spin_unlock(&host->lock);
1875                 enable_irq(host->irq);
1876                 sdhci_runtime_pm_put(host);
1877                 return 0;
1878         }
1879
1880         if (host->ops->platform_execute_tuning) {
1881                 spin_unlock(&host->lock);
1882                 enable_irq(host->irq);
1883                 err = host->ops->platform_execute_tuning(host, opcode);
1884                 sdhci_runtime_pm_put(host);
1885                 return err;
1886         }
1887
1888         sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1889
1890         /*
1891          * As per the Host Controller spec v3.00, tuning command
1892          * generates Buffer Read Ready interrupt, so enable that.
1893          *
1894          * Note: The spec clearly says that when tuning sequence
1895          * is being performed, the controller does not generate
1896          * interrupts other than Buffer Read Ready interrupt. But
1897          * to make sure we don't hit a controller bug, we _only_
1898          * enable Buffer Read Ready interrupt here.
1899          */
1900         ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1901         sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1902
1903         /*
1904          * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1905          * of loops reaches 40 times or a timeout of 150ms occurs.
1906          */
1907         timeout = 150;
1908         do {
1909                 struct mmc_command cmd = {0};
1910                 struct mmc_request mrq = {NULL};
1911
1912                 if (!tuning_loop_counter && !timeout)
1913                         break;
1914
1915                 cmd.opcode = opcode;
1916                 cmd.arg = 0;
1917                 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1918                 cmd.retries = 0;
1919                 cmd.data = NULL;
1920                 cmd.error = 0;
1921
1922                 mrq.cmd = &cmd;
1923                 host->mrq = &mrq;
1924
1925                 /*
1926                  * In response to CMD19, the card sends 64 bytes of tuning
1927                  * block to the Host Controller. So we set the block size
1928                  * to 64 here.
1929                  */
1930                 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1931                         if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1932                                 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1933                                              SDHCI_BLOCK_SIZE);
1934                         else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1935                                 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1936                                              SDHCI_BLOCK_SIZE);
1937                 } else {
1938                         sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1939                                      SDHCI_BLOCK_SIZE);
1940                 }
1941
1942                 /*
1943                  * The tuning block is sent by the card to the host controller.
1944                  * So we set the TRNS_READ bit in the Transfer Mode register.
1945                  * This also takes care of setting DMA Enable and Multi Block
1946                  * Select in the same register to 0.
1947                  */
1948                 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1949
1950                 sdhci_send_command(host, &cmd);
1951
1952                 host->cmd = NULL;
1953                 host->mrq = NULL;
1954
1955                 spin_unlock(&host->lock);
1956                 enable_irq(host->irq);
1957
1958                 /* Wait for Buffer Read Ready interrupt */
1959                 wait_event_interruptible_timeout(host->buf_ready_int,
1960                                         (host->tuning_done == 1),
1961                                         msecs_to_jiffies(50));
1962                 disable_irq(host->irq);
1963                 spin_lock(&host->lock);
1964
1965                 if (!host->tuning_done) {
1966                         pr_info(DRIVER_NAME ": Timeout waiting for "
1967                                 "Buffer Read Ready interrupt during tuning "
1968                                 "procedure, falling back to fixed sampling "
1969                                 "clock\n");
1970                         ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1971                         ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1972                         ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1973                         sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1974
1975                         err = -EIO;
1976                         goto out;
1977                 }
1978
1979                 host->tuning_done = 0;
1980
1981                 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1982                 tuning_loop_counter--;
1983                 timeout--;
1984                 mdelay(1);
1985         } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1986
1987         /*
1988          * The Host Driver has exhausted the maximum number of loops allowed,
1989          * so use fixed sampling frequency.
1990          */
1991         if (!tuning_loop_counter || !timeout) {
1992                 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1993                 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1994                 err = -EIO;
1995         } else {
1996                 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1997                         pr_info(DRIVER_NAME ": Tuning procedure"
1998                                 " failed, falling back to fixed sampling"
1999                                 " clock\n");
2000                         err = -EIO;
2001                 }
2002         }
2003
2004 out:
2005         /*
2006          * If this is the very first time we are here, we start the retuning
2007          * timeout workqueue. Since only during the first time,
2008          * SDHCI_NEEDS_RETUNING flag won't be set, we check this condition
2009          * before actually starting the timeout worqueue.
2010          */
2011         if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2012             (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2013                 host->flags |= SDHCI_USING_RETUNING_TIMER;
2014                 schedule_delayed_work(&host->tuning_timeout_work,
2015                         host->tuning_count * HZ);
2016                 /* Tuning mode 1 limits the maximum data length to 4MB */
2017                 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2018         } else {
2019                 host->flags &= ~SDHCI_NEEDS_RETUNING;
2020                 /* Reload the new initial value for timeout workqueue */
2021                 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2022                         schedule_delayed_work(&host->tuning_timeout_work,
2023                                 host->tuning_count * HZ);
2024         }
2025
2026         /*
2027          * In case tuning fails, host controllers which support re-tuning can
2028          * try tuning again at a later time, when the re-tuning timeout
2029          * workqueue expires.
2030          * So for these controllers, we return 0. Since there might be other
2031          * controllers who do not have this capability, we return error for
2032          * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2033          * a retuning timeout workqueue to do the retuning for the card.
2034          */
2035         if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2036                 err = 0;
2037
2038         sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
2039         spin_unlock(&host->lock);
2040         enable_irq(host->irq);
2041         sdhci_runtime_pm_put(host);
2042
2043         return err;
2044 }
2045
2046
2047 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2048 {
2049         u16 ctrl;
2050
2051         /* Host Controller v3.00 defines preset value registers */
2052         if (host->version < SDHCI_SPEC_300)
2053                 return;
2054
2055         ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2056
2057         /*
2058          * We only enable or disable Preset Value if they are not already
2059          * enabled or disabled respectively. Otherwise, we bail out.
2060          */
2061         if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2062                 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2063                 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2064                 host->flags |= SDHCI_PV_ENABLED;
2065         } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2066                 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2067                 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2068                 host->flags &= ~SDHCI_PV_ENABLED;
2069         }
2070 }
2071
2072 static void sdhci_card_event(struct mmc_host *mmc)
2073 {
2074         struct sdhci_host *host = mmc_priv(mmc);
2075         unsigned long flags;
2076
2077         /* First check if client has provided their own card event */
2078         if (host->ops->card_event)
2079                 host->ops->card_event(host);
2080
2081         spin_lock_irqsave(&host->lock, flags);
2082
2083         /* Check host->mrq first in case we are runtime suspended */
2084         if (host->mrq && !sdhci_do_get_cd(host)) {
2085                 pr_err("%s: Card removed during transfer!\n",
2086                         mmc_hostname(host->mmc));
2087                 pr_err("%s: Resetting controller.\n",
2088                         mmc_hostname(host->mmc));
2089
2090                 sdhci_reset(host, SDHCI_RESET_CMD);
2091                 sdhci_reset(host, SDHCI_RESET_DATA);
2092
2093                 host->mrq->cmd->error = -ENOMEDIUM;
2094                 schedule_work(&host->finish_work);
2095         }
2096
2097         spin_unlock_irqrestore(&host->lock, flags);
2098 }
2099
2100 static const struct mmc_host_ops sdhci_ops = {
2101         .request        = sdhci_request,
2102         .set_ios        = sdhci_set_ios,
2103         .get_cd         = sdhci_get_cd,
2104         .get_ro         = sdhci_get_ro,
2105         .hw_reset       = sdhci_hw_reset,
2106         .enable_sdio_irq = sdhci_enable_sdio_irq,
2107         .start_signal_voltage_switch    = sdhci_start_signal_voltage_switch,
2108         .execute_tuning                 = sdhci_execute_tuning,
2109         .card_event                     = sdhci_card_event,
2110         .card_busy      = sdhci_card_busy,
2111 };
2112
2113 /*****************************************************************************\
2114  *                                                                           *
2115  * Tasklets                                                                  *
2116  *                                                                           *
2117 \*****************************************************************************/
2118
2119 static void sdhci_card_detect_work(struct work_struct *wk)
2120 {
2121         struct sdhci_host *host = container_of(wk, struct sdhci_host,
2122                                                    card_detect_work);
2123
2124         sdhci_card_event(host->mmc);
2125
2126         mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2127 }
2128
2129 static void sdhci_finish_work(struct work_struct *wk)
2130 {
2131         struct sdhci_host *host;
2132         unsigned long flags;
2133         struct mmc_request *mrq;
2134
2135         host = container_of(wk, struct sdhci_host, finish_work);
2136
2137         spin_lock_irqsave(&host->lock, flags);
2138
2139         /*
2140          * If this work gets rescheduled while running, it will
2141          * be run again afterwards but without any active request.
2142          */
2143         if (!host->mrq) {
2144                 spin_unlock_irqrestore(&host->lock, flags);
2145                 return;
2146         }
2147
2148         cancel_delayed_work(&host->timeout_work);
2149
2150         mrq = host->mrq;
2151
2152         /*
2153          * The controller needs a reset of internal state machines
2154          * upon error conditions.
2155          */
2156         if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2157             ((mrq->cmd && mrq->cmd->error) ||
2158                  (mrq->data && (mrq->data->error ||
2159                   (mrq->data->stop && mrq->data->stop->error))) ||
2160                    (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2161
2162                 /* Some controllers need this kick or reset won't work here */
2163                 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2164                         /* This is to force an update */
2165                         sdhci_update_clock(host);
2166
2167                 /* Spec says we should do both at the same time, but Ricoh
2168                    controllers do not like that. */
2169                 sdhci_reset(host, SDHCI_RESET_CMD);
2170                 sdhci_reset(host, SDHCI_RESET_DATA);
2171         }
2172
2173         host->mrq = NULL;
2174         host->cmd = NULL;
2175         host->data = NULL;
2176
2177 #ifndef SDHCI_USE_LEDS_CLASS
2178         sdhci_deactivate_led(host);
2179 #endif
2180
2181         mmiowb();
2182         spin_unlock_irqrestore(&host->lock, flags);
2183
2184         mmc_request_done(host->mmc, mrq);
2185         sdhci_runtime_pm_put(host);
2186 }
2187
2188 static void sdhci_timeout_work(struct work_struct *wk)
2189 {
2190         struct sdhci_host *host;
2191         unsigned long flags;
2192
2193         host = container_of(wk, struct sdhci_host, timeout_work.work);
2194
2195         spin_lock_irqsave(&host->lock, flags);
2196
2197         if (host->mrq) {
2198                 pr_err("%s: Timeout waiting for hardware "
2199                         "interrupt.\n", mmc_hostname(host->mmc));
2200                 sdhci_dumpregs(host);
2201
2202                 if (host->data) {
2203                         host->data->error = -ETIMEDOUT;
2204                         sdhci_finish_data(host);
2205                 } else {
2206                         if (host->cmd)
2207                                 host->cmd->error = -ETIMEDOUT;
2208                         else
2209                                 host->mrq->cmd->error = -ETIMEDOUT;
2210
2211                         schedule_work(&host->finish_work);
2212                 }
2213         }
2214
2215         mmiowb();
2216         spin_unlock_irqrestore(&host->lock, flags);
2217 }
2218
2219 static void sdhci_tuning_timeout_work(struct work_struct *wk)
2220 {
2221         struct sdhci_host *host;
2222         unsigned long flags;
2223
2224         host = container_of(wk, struct sdhci_host, tuning_timeout_work.work);
2225
2226         spin_lock_irqsave(&host->lock, flags);
2227
2228         host->flags |= SDHCI_NEEDS_RETUNING;
2229
2230         spin_unlock_irqrestore(&host->lock, flags);
2231 }
2232
2233 /*****************************************************************************\
2234  *                                                                           *
2235  * Interrupt handling                                                        *
2236  *                                                                           *
2237 \*****************************************************************************/
2238
2239 static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2240 {
2241         BUG_ON(intmask == 0);
2242
2243         if (!host->cmd) {
2244                 pr_err("%s: Got command interrupt 0x%08x even "
2245                         "though no command operation was in progress.\n",
2246                         mmc_hostname(host->mmc), (unsigned)intmask);
2247                 sdhci_dumpregs(host);
2248                 return;
2249         }
2250
2251         if (intmask & SDHCI_INT_TIMEOUT)
2252                 host->cmd->error = -ETIMEDOUT;
2253         else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2254                         SDHCI_INT_INDEX))
2255                 host->cmd->error = -EILSEQ;
2256
2257         if (host->cmd->error) {
2258                 schedule_work(&host->finish_work);
2259                 return;
2260         }
2261
2262         /*
2263          * The host can send and interrupt when the busy state has
2264          * ended, allowing us to wait without wasting CPU cycles.
2265          * Unfortunately this is overloaded on the "data complete"
2266          * interrupt, so we need to take some care when handling
2267          * it.
2268          *
2269          * Note: The 1.0 specification is a bit ambiguous about this
2270          *       feature so there might be some problems with older
2271          *       controllers.
2272          */
2273         if (host->cmd->flags & MMC_RSP_BUSY) {
2274                 if (host->cmd->data)
2275                         DBG("Cannot wait for busy signal when also "
2276                                 "doing a data transfer");
2277                 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2278                         return;
2279
2280                 /* The controller does not support the end-of-busy IRQ,
2281                  * fall through and take the SDHCI_INT_RESPONSE */
2282         }
2283
2284         if (intmask & SDHCI_INT_RESPONSE)
2285                 sdhci_finish_command(host);
2286 }
2287
2288 #ifdef CONFIG_MMC_DEBUG
2289 static void sdhci_show_adma_error(struct sdhci_host *host)
2290 {
2291         const char *name = mmc_hostname(host->mmc);
2292         u8 *desc = host->adma_desc;
2293         __le32 *dma;
2294         __le16 *len;
2295         u8 attr;
2296
2297         sdhci_dumpregs(host);
2298
2299         while (true) {
2300                 dma = (__le32 *)(desc + 4);
2301                 len = (__le16 *)(desc + 2);
2302                 attr = *desc;
2303
2304                 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2305                     name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2306
2307                 desc += 8;
2308
2309                 if (attr & 2)
2310                         break;
2311         }
2312 }
2313 #else
2314 static void sdhci_show_adma_error(struct sdhci_host *host) { }
2315 #endif
2316
2317 static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2318 {
2319         u32 command;
2320         BUG_ON(intmask == 0);
2321
2322         /* CMD19 generates _only_ Buffer Read Ready interrupt */
2323         if (intmask & SDHCI_INT_DATA_AVAIL) {
2324                 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2325                 if (command == MMC_SEND_TUNING_BLOCK ||
2326                     command == MMC_SEND_TUNING_BLOCK_HS200) {
2327                         host->tuning_done = 1;
2328                         wake_up(&host->buf_ready_int);
2329                         return;
2330                 }
2331         }
2332
2333         if (!host->data) {
2334                 /*
2335                  * The "data complete" interrupt is also used to
2336                  * indicate that a busy state has ended. See comment
2337                  * above in sdhci_cmd_irq().
2338                  */
2339                 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2340                         if (intmask & SDHCI_INT_DATA_END) {
2341                                 sdhci_finish_command(host);
2342                                 return;
2343                         }
2344                 }
2345
2346                 pr_err("%s: Got data interrupt 0x%08x even "
2347                         "though no data operation was in progress.\n",
2348                         mmc_hostname(host->mmc), (unsigned)intmask);
2349                 sdhci_dumpregs(host);
2350
2351                 return;
2352         }
2353
2354         if (intmask & SDHCI_INT_DATA_TIMEOUT)
2355                 host->data->error = -ETIMEDOUT;
2356         else if (intmask & SDHCI_INT_DATA_END_BIT)
2357                 host->data->error = -EILSEQ;
2358         else if ((intmask & SDHCI_INT_DATA_CRC) &&
2359                 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2360                         != MMC_BUS_TEST_R)
2361                 host->data->error = -EILSEQ;
2362         else if (intmask & SDHCI_INT_ADMA_ERROR) {
2363                 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2364                 sdhci_show_adma_error(host);
2365                 host->data->error = -EIO;
2366                 if (host->ops->adma_workaround)
2367                         host->ops->adma_workaround(host, intmask);
2368         }
2369
2370         if (host->data->error)
2371                 sdhci_finish_data(host);
2372         else {
2373                 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2374                         sdhci_transfer_pio(host);
2375
2376                 /*
2377                  * We currently don't do anything fancy with DMA
2378                  * boundaries, but as we can't disable the feature
2379                  * we need to at least restart the transfer.
2380                  *
2381                  * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2382                  * should return a valid address to continue from, but as
2383                  * some controllers are faulty, don't trust them.
2384                  */
2385                 if (intmask & SDHCI_INT_DMA_END) {
2386                         u32 dmastart, dmanow;
2387                         dmastart = sg_dma_address(host->data->sg);
2388                         dmanow = dmastart + host->data->bytes_xfered;
2389                         /*
2390                          * Force update to the next DMA block boundary.
2391                          */
2392                         dmanow = (dmanow &
2393                                 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2394                                 SDHCI_DEFAULT_BOUNDARY_SIZE;
2395                         host->data->bytes_xfered = dmanow - dmastart;
2396                         DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2397                                 " next 0x%08x\n",
2398                                 mmc_hostname(host->mmc), dmastart,
2399                                 host->data->bytes_xfered, dmanow);
2400                         sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2401                 }
2402
2403                 if (intmask & SDHCI_INT_DATA_END) {
2404                         if (host->cmd) {
2405                                 /*
2406                                  * Data managed to finish before the
2407                                  * command completed. Make sure we do
2408                                  * things in the proper order.
2409                                  */
2410                                 host->data_early = 1;
2411                         } else {
2412                                 sdhci_finish_data(host);
2413                         }
2414                 }
2415         }
2416 }
2417
2418 static irqreturn_t sdhci_irq(int irq, void *dev_id)
2419 {
2420         irqreturn_t result;
2421         struct sdhci_host *host = dev_id;
2422         u32 intmask, unexpected = 0;
2423         int cardint = 0, max_loops = 16;
2424
2425         spin_lock(&host->lock);
2426
2427         if (host->runtime_suspended) {
2428                 spin_unlock(&host->lock);
2429                 pr_warning("%s: got irq while runtime suspended\n",
2430                        mmc_hostname(host->mmc));
2431                 return IRQ_HANDLED;
2432         }
2433
2434         intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2435
2436         if (!intmask || intmask == 0xffffffff) {
2437                 result = IRQ_NONE;
2438                 goto out;
2439         }
2440
2441 again:
2442         DBG("*** %s got interrupt: 0x%08x\n",
2443                 mmc_hostname(host->mmc), intmask);
2444
2445         if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2446                 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2447                               SDHCI_CARD_PRESENT;
2448
2449                 /*
2450                  * There is a observation on i.mx esdhc.  INSERT bit will be
2451                  * immediately set again when it gets cleared, if a card is
2452                  * inserted.  We have to mask the irq to prevent interrupt
2453                  * storm which will freeze the system.  And the REMOVE gets
2454                  * the same situation.
2455                  *
2456                  * More testing are needed here to ensure it works for other
2457                  * platforms though.
2458                  */
2459                 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2460                                                 SDHCI_INT_CARD_REMOVE);
2461                 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2462                                                   SDHCI_INT_CARD_INSERT);
2463
2464                 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2465                              SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2466                 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2467                 schedule_work(&host->card_detect_work);
2468         }
2469
2470         if (intmask & SDHCI_INT_CMD_MASK) {
2471                 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2472                         SDHCI_INT_STATUS);
2473                 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2474         }
2475
2476         if (intmask & SDHCI_INT_DATA_MASK) {
2477                 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2478                         SDHCI_INT_STATUS);
2479                 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2480         }
2481
2482         intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2483
2484         intmask &= ~SDHCI_INT_ERROR;
2485
2486         if (intmask & SDHCI_INT_BUS_POWER) {
2487                 pr_err("%s: Card is consuming too much power!\n",
2488                         mmc_hostname(host->mmc));
2489                 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
2490         }
2491
2492         intmask &= ~SDHCI_INT_BUS_POWER;
2493
2494         if (intmask & SDHCI_INT_CARD_INT)
2495                 cardint = 1;
2496
2497         intmask &= ~SDHCI_INT_CARD_INT;
2498
2499         if (intmask) {
2500                 unexpected |= intmask;
2501                 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2502         }
2503
2504         result = IRQ_HANDLED;
2505
2506         intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2507         if (intmask && --max_loops)
2508                 goto again;
2509 out:
2510         spin_unlock(&host->lock);
2511
2512         if (unexpected) {
2513                 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2514                            mmc_hostname(host->mmc), unexpected);
2515                 sdhci_dumpregs(host);
2516         }
2517         /*
2518          * We have to delay this as it calls back into the driver.
2519          */
2520         if (cardint)
2521                 mmc_signal_sdio_irq(host->mmc);
2522
2523         return result;
2524 }
2525
2526 /*****************************************************************************\
2527  *                                                                           *
2528  * Suspend/resume                                                            *
2529  *                                                                           *
2530 \*****************************************************************************/
2531
2532 #ifdef CONFIG_PM
2533 void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2534 {
2535         u8 val;
2536         u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2537                         | SDHCI_WAKE_ON_INT;
2538
2539         val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2540         val |= mask ;
2541         /* Avoid fake wake up */
2542         if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2543                 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2544         sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2545 }
2546 EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2547
2548 void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2549 {
2550         u8 val;
2551         u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2552                         | SDHCI_WAKE_ON_INT;
2553
2554         val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2555         val &= ~mask;
2556         sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2557 }
2558 EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
2559
2560 int sdhci_suspend_host(struct sdhci_host *host)
2561 {
2562         int ret;
2563
2564         if (host->ops->platform_suspend)
2565                 host->ops->platform_suspend(host);
2566
2567         sdhci_disable_card_detection(host);
2568
2569         /* Disable tuning since we are suspending */
2570         if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2571                 flush_delayed_work(&host->tuning_timeout_work);
2572                 host->flags &= ~SDHCI_NEEDS_RETUNING;
2573         }
2574
2575         ret = mmc_suspend_host(host->mmc);
2576         if (ret) {
2577                 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2578                         host->flags |= SDHCI_NEEDS_RETUNING;
2579                         schedule_delayed_work(&host->tuning_timeout_work,
2580                                         host->tuning_count * HZ);
2581                 }
2582
2583                 sdhci_enable_card_detection(host);
2584
2585                 return ret;
2586         }
2587
2588         if (!device_may_wakeup(mmc_dev(host->mmc))) {
2589                 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2590                 free_irq(host->irq, host);
2591         } else {
2592                 sdhci_enable_irq_wakeups(host);
2593                 enable_irq_wake(host->irq);
2594         }
2595         return ret;
2596 }
2597
2598 EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2599
2600 int sdhci_resume_host(struct sdhci_host *host)
2601 {
2602         int ret;
2603
2604         if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2605                 if (host->ops->enable_dma)
2606                         host->ops->enable_dma(host);
2607         }
2608
2609         if (!device_may_wakeup(mmc_dev(host->mmc))) {
2610                 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2611                                   mmc_hostname(host->mmc), host);
2612                 if (ret)
2613                         return ret;
2614         } else {
2615                 sdhci_disable_irq_wakeups(host);
2616                 disable_irq_wake(host->irq);
2617         }
2618
2619         if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2620             (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2621                 /* Card keeps power but host controller does not */
2622                 sdhci_init(host, 0);
2623                 host->pwr = 0;
2624                 host->clock = 0;
2625                 sdhci_do_set_ios(host, &host->mmc->ios);
2626         } else {
2627                 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2628                 mmiowb();
2629         }
2630
2631         ret = mmc_resume_host(host->mmc);
2632         sdhci_enable_card_detection(host);
2633
2634         if (host->ops->platform_resume)
2635                 host->ops->platform_resume(host);
2636
2637         /* Set the re-tuning expiration flag */
2638         if (host->flags & SDHCI_USING_RETUNING_TIMER)
2639                 host->flags |= SDHCI_NEEDS_RETUNING;
2640
2641         return ret;
2642 }
2643
2644 EXPORT_SYMBOL_GPL(sdhci_resume_host);
2645 #endif /* CONFIG_PM */
2646
2647 #ifdef CONFIG_PM_RUNTIME
2648
2649 static int sdhci_runtime_pm_get(struct sdhci_host *host)
2650 {
2651         return pm_runtime_get_sync(host->mmc->parent);
2652 }
2653
2654 static int sdhci_runtime_pm_put(struct sdhci_host *host)
2655 {
2656         pm_runtime_mark_last_busy(host->mmc->parent);
2657         return pm_runtime_put_autosuspend(host->mmc->parent);
2658 }
2659
2660 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2661 {
2662         if (host->runtime_suspended || host->bus_on)
2663                 return;
2664         host->bus_on = true;
2665         pm_runtime_get_noresume(host->mmc->parent);
2666 }
2667
2668 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2669 {
2670         if (host->runtime_suspended || !host->bus_on)
2671                 return;
2672         host->bus_on = false;
2673         pm_runtime_put_noidle(host->mmc->parent);
2674 }
2675
2676 int sdhci_runtime_suspend_host(struct sdhci_host *host)
2677 {
2678         unsigned long flags;
2679         int ret = 0;
2680
2681         /* Disable tuning since we are suspending */
2682         if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2683                 flush_delayed_work(&host->tuning_timeout_work);
2684                 host->flags &= ~SDHCI_NEEDS_RETUNING;
2685         }
2686
2687         spin_lock_irqsave(&host->lock, flags);
2688         sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2689         spin_unlock_irqrestore(&host->lock, flags);
2690
2691         synchronize_irq(host->irq);
2692
2693         spin_lock_irqsave(&host->lock, flags);
2694         host->runtime_suspended = true;
2695         spin_unlock_irqrestore(&host->lock, flags);
2696
2697         return ret;
2698 }
2699 EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2700
2701 int sdhci_runtime_resume_host(struct sdhci_host *host)
2702 {
2703         unsigned long flags;
2704         int ret = 0, host_flags = host->flags;
2705
2706         if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2707                 if (host->ops->enable_dma)
2708                         host->ops->enable_dma(host);
2709         }
2710
2711         sdhci_init(host, 0);
2712
2713         /* Force clock and power re-program */
2714         host->pwr = 0;
2715         host->clock = 0;
2716         sdhci_do_set_ios(host, &host->mmc->ios);
2717
2718         sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2719         if ((host_flags & SDHCI_PV_ENABLED) &&
2720                 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2721                 spin_lock_irqsave(&host->lock, flags);
2722                 sdhci_enable_preset_value(host, true);
2723                 spin_unlock_irqrestore(&host->lock, flags);
2724         }
2725
2726         /* Set the re-tuning expiration flag */
2727         if (host->flags & SDHCI_USING_RETUNING_TIMER)
2728                 host->flags |= SDHCI_NEEDS_RETUNING;
2729
2730         spin_lock_irqsave(&host->lock, flags);
2731
2732         host->runtime_suspended = false;
2733
2734         /* Enable SDIO IRQ */
2735         if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
2736                 sdhci_enable_sdio_irq_nolock(host, true);
2737
2738         /* Enable Card Detection */
2739         sdhci_enable_card_detection(host);
2740
2741         spin_unlock_irqrestore(&host->lock, flags);
2742
2743         return ret;
2744 }
2745 EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2746
2747 #endif
2748
2749 /*****************************************************************************\
2750  *                                                                           *
2751  * Device allocation/registration                                            *
2752  *                                                                           *
2753 \*****************************************************************************/
2754
2755 struct sdhci_host *sdhci_alloc_host(struct device *dev,
2756         size_t priv_size)
2757 {
2758         struct mmc_host *mmc;
2759         struct sdhci_host *host;
2760
2761         WARN_ON(dev == NULL);
2762
2763         mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2764         if (!mmc)
2765                 return ERR_PTR(-ENOMEM);
2766
2767         host = mmc_priv(mmc);
2768         host->mmc = mmc;
2769
2770         return host;
2771 }
2772
2773 EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2774
2775 int sdhci_add_host(struct sdhci_host *host)
2776 {
2777         struct mmc_host *mmc;
2778         u32 caps[2] = {0, 0};
2779         u32 max_current_caps;
2780         unsigned int ocr_avail;
2781         int ret;
2782
2783         WARN_ON(host == NULL);
2784         if (host == NULL)
2785                 return -EINVAL;
2786
2787         mmc = host->mmc;
2788
2789         if (debug_quirks)
2790                 host->quirks = debug_quirks;
2791         if (debug_quirks2)
2792                 host->quirks2 = debug_quirks2;
2793
2794         sdhci_reset(host, SDHCI_RESET_ALL);
2795
2796         host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2797         host->version = (host->version & SDHCI_SPEC_VER_MASK)
2798                                 >> SDHCI_SPEC_VER_SHIFT;
2799         if (host->version > SDHCI_SPEC_300) {
2800                 pr_err("%s: Unknown controller version (%d). "
2801                         "You may experience problems.\n", mmc_hostname(mmc),
2802                         host->version);
2803         }
2804
2805         caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2806                 sdhci_readl(host, SDHCI_CAPABILITIES);
2807
2808         if (host->version >= SDHCI_SPEC_300)
2809                 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2810                         host->caps1 :
2811                         sdhci_readl(host, SDHCI_CAPABILITIES_1);
2812
2813         if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2814                 host->flags |= SDHCI_USE_SDMA;
2815         else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2816                 DBG("Controller doesn't have SDMA capability\n");
2817         else
2818                 host->flags |= SDHCI_USE_SDMA;
2819
2820         if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2821                 (host->flags & SDHCI_USE_SDMA)) {
2822                 DBG("Disabling DMA as it is marked broken\n");
2823                 host->flags &= ~SDHCI_USE_SDMA;
2824         }
2825
2826         if ((host->version >= SDHCI_SPEC_200) &&
2827                 (caps[0] & SDHCI_CAN_DO_ADMA2))
2828                 host->flags |= SDHCI_USE_ADMA;
2829
2830         if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2831                 (host->flags & SDHCI_USE_ADMA)) {
2832                 DBG("Disabling ADMA as it is marked broken\n");
2833                 host->flags &= ~SDHCI_USE_ADMA;
2834         }
2835
2836         if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2837                 if (host->ops->enable_dma) {
2838                         if (host->ops->enable_dma(host)) {
2839                                 pr_warning("%s: No suitable DMA "
2840                                         "available. Falling back to PIO.\n",
2841                                         mmc_hostname(mmc));
2842                                 host->flags &=
2843                                         ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2844                         }
2845                 }
2846         }
2847
2848         if (host->flags & SDHCI_USE_ADMA) {
2849                 /*
2850                  * We need to allocate descriptors for all sg entries
2851                  * (128) and potentially one alignment transfer for
2852                  * each of those entries.
2853                  */
2854                 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2855                 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2856                 if (!host->adma_desc || !host->align_buffer) {
2857                         kfree(host->adma_desc);
2858                         kfree(host->align_buffer);
2859                         pr_warning("%s: Unable to allocate ADMA "
2860                                 "buffers. Falling back to standard DMA.\n",
2861                                 mmc_hostname(mmc));
2862                         host->flags &= ~SDHCI_USE_ADMA;
2863                 }
2864         }
2865
2866         /*
2867          * If we use DMA, then it's up to the caller to set the DMA
2868          * mask, but PIO does not need the hw shim so we set a new
2869          * mask here in that case.
2870          */
2871         if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2872                 host->dma_mask = DMA_BIT_MASK(64);
2873                 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2874         }
2875
2876         if (host->version >= SDHCI_SPEC_300)
2877                 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2878                         >> SDHCI_CLOCK_BASE_SHIFT;
2879         else
2880                 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2881                         >> SDHCI_CLOCK_BASE_SHIFT;
2882
2883         host->max_clk *= 1000000;
2884         if (host->max_clk == 0 || host->quirks &
2885                         SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2886                 if (!host->ops->get_max_clock) {
2887                         pr_err("%s: Hardware doesn't specify base clock "
2888                                "frequency.\n", mmc_hostname(mmc));
2889                         return -ENODEV;
2890                 }
2891                 host->max_clk = host->ops->get_max_clock(host);
2892         }
2893
2894         /*
2895          * In case of Host Controller v3.00, find out whether clock
2896          * multiplier is supported.
2897          */
2898         host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2899                         SDHCI_CLOCK_MUL_SHIFT;
2900
2901         /*
2902          * In case the value in Clock Multiplier is 0, then programmable
2903          * clock mode is not supported, otherwise the actual clock
2904          * multiplier is one more than the value of Clock Multiplier
2905          * in the Capabilities Register.
2906          */
2907         if (host->clk_mul)
2908                 host->clk_mul += 1;
2909
2910         /*
2911          * Set host parameters.
2912          */
2913         mmc->ops = &sdhci_ops;
2914         mmc->f_max = host->max_clk;
2915         if (host->ops->get_min_clock)
2916                 mmc->f_min = host->ops->get_min_clock(host);
2917         else if (host->version >= SDHCI_SPEC_300) {
2918                 if (host->clk_mul) {
2919                         mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2920                         mmc->f_max = host->max_clk * host->clk_mul;
2921                 } else
2922                         mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2923         } else
2924                 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2925
2926         host->timeout_clk =
2927                 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2928         if (host->timeout_clk == 0) {
2929                 if (host->ops->get_timeout_clock) {
2930                         host->timeout_clk = host->ops->get_timeout_clock(host);
2931                 } else if (!(host->quirks &
2932                                 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2933                         pr_err("%s: Hardware doesn't specify timeout clock "
2934                                "frequency.\n", mmc_hostname(mmc));
2935                         return -ENODEV;
2936                 }
2937         }
2938         if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2939                 host->timeout_clk *= 1000;
2940
2941         if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2942                 host->timeout_clk = mmc->f_max / 1000;
2943
2944         mmc->max_discard_to = (1 << 27) / host->timeout_clk;
2945
2946         mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2947
2948         if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2949                 host->flags |= SDHCI_AUTO_CMD12;
2950
2951         /* Auto-CMD23 stuff only works in ADMA or PIO. */
2952         if ((host->version >= SDHCI_SPEC_300) &&
2953             ((host->flags & SDHCI_USE_ADMA) ||
2954              !(host->flags & SDHCI_USE_SDMA))) {
2955                 host->flags |= SDHCI_AUTO_CMD23;
2956                 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2957         } else {
2958                 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2959         }
2960
2961         /*
2962          * A controller may support 8-bit width, but the board itself
2963          * might not have the pins brought out.  Boards that support
2964          * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2965          * their platform code before calling sdhci_add_host(), and we
2966          * won't assume 8-bit width for hosts without that CAP.
2967          */
2968         if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2969                 mmc->caps |= MMC_CAP_4_BIT_DATA;
2970
2971         if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2972                 mmc->caps &= ~MMC_CAP_CMD23;
2973
2974         if (caps[0] & SDHCI_CAN_DO_HISPD)
2975                 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2976
2977         if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2978             !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
2979                 mmc->caps |= MMC_CAP_NEEDS_POLL;
2980
2981         /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
2982         host->vqmmc = regulator_get_optional(mmc_dev(mmc), "vqmmc");
2983         if (IS_ERR_OR_NULL(host->vqmmc)) {
2984                 if (PTR_ERR(host->vqmmc) < 0) {
2985                         pr_info("%s: no vqmmc regulator found\n",
2986                                 mmc_hostname(mmc));
2987                         host->vqmmc = NULL;
2988                 }
2989         } else {
2990                 ret = regulator_enable(host->vqmmc);
2991                 if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
2992                         1950000))
2993                         caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
2994                                         SDHCI_SUPPORT_SDR50 |
2995                                         SDHCI_SUPPORT_DDR50);
2996                 if (ret) {
2997                         pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
2998                                 mmc_hostname(mmc), ret);
2999                         host->vqmmc = NULL;
3000                 }
3001         }
3002
3003         if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3004                 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3005                        SDHCI_SUPPORT_DDR50);
3006
3007         /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3008         if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3009                        SDHCI_SUPPORT_DDR50))
3010                 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3011
3012         /* SDR104 supports also implies SDR50 support */
3013         if (caps[1] & SDHCI_SUPPORT_SDR104) {
3014                 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3015                 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3016                  * field can be promoted to support HS200.
3017                  */
3018                 mmc->caps2 |= MMC_CAP2_HS200;
3019         } else if (caps[1] & SDHCI_SUPPORT_SDR50)
3020                 mmc->caps |= MMC_CAP_UHS_SDR50;
3021
3022         if (caps[1] & SDHCI_SUPPORT_DDR50)
3023                 mmc->caps |= MMC_CAP_UHS_DDR50;
3024
3025         /* Does the host need tuning for SDR50? */
3026         if (caps[1] & SDHCI_USE_SDR50_TUNING)
3027                 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3028
3029         /* Does the host need tuning for SDR104 / HS200? */
3030         if (mmc->caps2 & MMC_CAP2_HS200)
3031                 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3032
3033         /* Driver Type(s) (A, C, D) supported by the host */
3034         if (caps[1] & SDHCI_DRIVER_TYPE_A)
3035                 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3036         if (caps[1] & SDHCI_DRIVER_TYPE_C)
3037                 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3038         if (caps[1] & SDHCI_DRIVER_TYPE_D)
3039                 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3040
3041         /* Initial value for re-tuning timeout count */
3042         host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3043                               SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3044
3045         /*
3046          * In case Re-tuning Timeout is not disabled, the actual value of
3047          * re-tuning timeout will be 2 ^ (n - 1).
3048          */
3049         if (host->tuning_count)
3050                 host->tuning_count = 1 << (host->tuning_count - 1);
3051
3052         /* Re-tuning mode supported by the Host Controller */
3053         host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3054                              SDHCI_RETUNING_MODE_SHIFT;
3055
3056         ocr_avail = 0;
3057
3058         host->vmmc = regulator_get_optional(mmc_dev(mmc), "vmmc");
3059         if (IS_ERR_OR_NULL(host->vmmc)) {
3060                 if (PTR_ERR(host->vmmc) < 0) {
3061                         pr_info("%s: no vmmc regulator found\n",
3062                                 mmc_hostname(mmc));
3063                         host->vmmc = NULL;
3064                 }
3065         }
3066
3067 #ifdef CONFIG_REGULATOR
3068         /*
3069          * Voltage range check makes sense only if regulator reports
3070          * any voltage value.
3071          */
3072         if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
3073                 ret = regulator_is_supported_voltage(host->vmmc, 2700000,
3074                         3600000);
3075                 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
3076                         caps[0] &= ~SDHCI_CAN_VDD_330;
3077                 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
3078                         caps[0] &= ~SDHCI_CAN_VDD_300;
3079                 ret = regulator_is_supported_voltage(host->vmmc, 1700000,
3080                         1950000);
3081                 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
3082                         caps[0] &= ~SDHCI_CAN_VDD_180;
3083         }
3084 #endif /* CONFIG_REGULATOR */
3085
3086         /*
3087          * According to SD Host Controller spec v3.00, if the Host System
3088          * can afford more than 150mA, Host Driver should set XPC to 1. Also
3089          * the value is meaningful only if Voltage Support in the Capabilities
3090          * register is set. The actual current value is 4 times the register
3091          * value.
3092          */
3093         max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3094         if (!max_current_caps && host->vmmc) {
3095                 u32 curr = regulator_get_current_limit(host->vmmc);
3096                 if (curr > 0) {
3097
3098                         /* convert to SDHCI_MAX_CURRENT format */
3099                         curr = curr/1000;  /* convert to mA */
3100                         curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3101
3102                         curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3103                         max_current_caps =
3104                                 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3105                                 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3106                                 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3107                 }
3108         }
3109
3110         if (caps[0] & SDHCI_CAN_VDD_330) {
3111                 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3112
3113                 mmc->max_current_330 = ((max_current_caps &
3114                                    SDHCI_MAX_CURRENT_330_MASK) >>
3115                                    SDHCI_MAX_CURRENT_330_SHIFT) *
3116                                    SDHCI_MAX_CURRENT_MULTIPLIER;
3117         }
3118         if (caps[0] & SDHCI_CAN_VDD_300) {
3119                 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3120
3121                 mmc->max_current_300 = ((max_current_caps &
3122                                    SDHCI_MAX_CURRENT_300_MASK) >>
3123                                    SDHCI_MAX_CURRENT_300_SHIFT) *
3124                                    SDHCI_MAX_CURRENT_MULTIPLIER;
3125         }
3126         if (caps[0] & SDHCI_CAN_VDD_180) {
3127                 ocr_avail |= MMC_VDD_165_195;
3128
3129                 mmc->max_current_180 = ((max_current_caps &
3130                                    SDHCI_MAX_CURRENT_180_MASK) >>
3131                                    SDHCI_MAX_CURRENT_180_SHIFT) *
3132                                    SDHCI_MAX_CURRENT_MULTIPLIER;
3133         }
3134
3135         if (host->ocr_mask)
3136                 ocr_avail = host->ocr_mask;
3137
3138         mmc->ocr_avail = ocr_avail;
3139         mmc->ocr_avail_sdio = ocr_avail;
3140         if (host->ocr_avail_sdio)
3141                 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3142         mmc->ocr_avail_sd = ocr_avail;
3143         if (host->ocr_avail_sd)
3144                 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3145         else /* normal SD controllers don't support 1.8V */
3146                 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3147         mmc->ocr_avail_mmc = ocr_avail;
3148         if (host->ocr_avail_mmc)
3149                 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3150
3151         if (mmc->ocr_avail == 0) {
3152                 pr_err("%s: Hardware doesn't report any "
3153                         "support voltages.\n", mmc_hostname(mmc));
3154                 return -ENODEV;
3155         }
3156
3157         spin_lock_init(&host->lock);
3158
3159         /*
3160          * Maximum number of segments. Depends on if the hardware
3161          * can do scatter/gather or not.
3162          */
3163         if (host->flags & SDHCI_USE_ADMA)
3164                 mmc->max_segs = 128;
3165         else if (host->flags & SDHCI_USE_SDMA)
3166                 mmc->max_segs = 1;
3167         else /* PIO */
3168                 mmc->max_segs = 128;
3169
3170         /*
3171          * Maximum number of sectors in one transfer. Limited by DMA boundary
3172          * size (512KiB).
3173          */
3174         mmc->max_req_size = 524288;
3175
3176         /*
3177          * Maximum segment size. Could be one segment with the maximum number
3178          * of bytes. When doing hardware scatter/gather, each entry cannot
3179          * be larger than 64 KiB though.
3180          */
3181         if (host->flags & SDHCI_USE_ADMA) {
3182                 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3183                         mmc->max_seg_size = 65535;
3184                 else
3185                         mmc->max_seg_size = 65536;
3186         } else {
3187                 mmc->max_seg_size = mmc->max_req_size;
3188         }
3189
3190         /*
3191          * Maximum block size. This varies from controller to controller and
3192          * is specified in the capabilities register.
3193          */
3194         if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3195                 mmc->max_blk_size = 2;
3196         } else {
3197                 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3198                                 SDHCI_MAX_BLOCK_SHIFT;
3199                 if (mmc->max_blk_size >= 3) {
3200                         pr_warning("%s: Invalid maximum block size, "
3201                                 "assuming 512 bytes\n", mmc_hostname(mmc));
3202                         mmc->max_blk_size = 0;
3203                 }
3204         }
3205
3206         mmc->max_blk_size = 512 << mmc->max_blk_size;
3207
3208         /*
3209          * Maximum block count.
3210          */
3211         mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3212
3213         /*
3214          * Init work structs.
3215          */
3216         INIT_WORK(&host->card_detect_work, sdhci_card_detect_work);
3217         INIT_WORK(&host->finish_work, sdhci_finish_work);
3218
3219         INIT_DELAYED_WORK(&host->timeout_work, sdhci_timeout_work);
3220
3221         if (host->version >= SDHCI_SPEC_300) {
3222                 init_waitqueue_head(&host->buf_ready_int);
3223
3224                 /* Initialize re-tuning timeout work */
3225                 INIT_DELAYED_WORK(&host->tuning_timeout_work,
3226                                         sdhci_tuning_timeout_work);
3227         }
3228
3229         sdhci_init(host, 0);
3230
3231         ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
3232                 mmc_hostname(mmc), host);
3233         if (ret) {
3234                 pr_err("%s: Failed to request IRQ %d: %d\n",
3235                        mmc_hostname(mmc), host->irq, ret);
3236                 return ret;
3237         }
3238
3239 #ifdef CONFIG_MMC_DEBUG
3240         sdhci_dumpregs(host);
3241 #endif
3242
3243 #ifdef SDHCI_USE_LEDS_CLASS
3244         snprintf(host->led_name, sizeof(host->led_name),
3245                 "%s::", mmc_hostname(mmc));
3246         host->led.name = host->led_name;
3247         host->led.brightness = LED_OFF;
3248         host->led.default_trigger = mmc_hostname(mmc);
3249         host->led.brightness_set = sdhci_led_control;
3250
3251         ret = led_classdev_register(mmc_dev(mmc), &host->led);
3252         if (ret) {
3253                 pr_err("%s: Failed to register LED device: %d\n",
3254                        mmc_hostname(mmc), ret);
3255                 goto reset;
3256         }
3257 #endif
3258
3259         mmiowb();
3260
3261         mmc_add_host(mmc);
3262
3263         pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3264                 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3265                 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3266                 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3267
3268         sdhci_enable_card_detection(host);
3269
3270         return 0;
3271
3272 #ifdef SDHCI_USE_LEDS_CLASS
3273 reset:
3274         sdhci_reset(host, SDHCI_RESET_ALL);
3275         sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3276         free_irq(host->irq, host);
3277 #endif
3278         return ret;
3279 }
3280
3281 EXPORT_SYMBOL_GPL(sdhci_add_host);
3282
3283 void sdhci_remove_host(struct sdhci_host *host, int dead)
3284 {
3285         unsigned long flags;
3286
3287         if (dead) {
3288                 spin_lock_irqsave(&host->lock, flags);
3289
3290                 host->flags |= SDHCI_DEVICE_DEAD;
3291
3292                 if (host->mrq) {
3293                         pr_err("%s: Controller removed during "
3294                                 " transfer!\n", mmc_hostname(host->mmc));
3295
3296                         host->mrq->cmd->error = -ENOMEDIUM;
3297                         schedule_work(&host->finish_work);
3298                 }
3299
3300                 spin_unlock_irqrestore(&host->lock, flags);
3301         }
3302
3303         sdhci_disable_card_detection(host);
3304
3305         mmc_remove_host(host->mmc);
3306
3307 #ifdef SDHCI_USE_LEDS_CLASS
3308         led_classdev_unregister(&host->led);
3309 #endif
3310
3311         if (!dead)
3312                 sdhci_reset(host, SDHCI_RESET_ALL);
3313
3314         sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3315         free_irq(host->irq, host);
3316
3317         flush_delayed_work(&host->timeout_work);
3318
3319         flush_work(&host->card_detect_work);
3320         flush_work(&host->finish_work);
3321
3322         if (host->vmmc) {
3323                 regulator_disable(host->vmmc);
3324                 regulator_put(host->vmmc);
3325         }
3326
3327         if (host->vqmmc) {
3328                 regulator_disable(host->vqmmc);
3329                 regulator_put(host->vqmmc);
3330         }
3331
3332         kfree(host->adma_desc);
3333         kfree(host->align_buffer);
3334
3335         host->adma_desc = NULL;
3336         host->align_buffer = NULL;
3337 }
3338
3339 EXPORT_SYMBOL_GPL(sdhci_remove_host);
3340
3341 void sdhci_free_host(struct sdhci_host *host)
3342 {
3343         mmc_free_host(host->mmc);
3344 }
3345
3346 EXPORT_SYMBOL_GPL(sdhci_free_host);
3347
3348 /*****************************************************************************\
3349  *                                                                           *
3350  * Driver init/exit                                                          *
3351  *                                                                           *
3352 \*****************************************************************************/
3353
3354 static int __init sdhci_drv_init(void)
3355 {
3356         pr_info(DRIVER_NAME
3357                 ": Secure Digital Host Controller Interface driver\n");
3358         pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3359
3360         return 0;
3361 }
3362
3363 static void __exit sdhci_drv_exit(void)
3364 {
3365 }
3366
3367 module_init(sdhci_drv_init);
3368 module_exit(sdhci_drv_exit);
3369
3370 module_param(debug_quirks, uint, 0444);
3371 module_param(debug_quirks2, uint, 0444);
3372
3373 MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3374 MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3375 MODULE_LICENSE("GPL");
3376
3377 MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3378 MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");